# **SMARC-sXEL** Doc. User Guide Rev. 1.6 Doc. ID: 1068-8367 This page has been intentionally left blank # ► SMARC-SXEL - USER GUIDE ### Disclaimer Kontron would like to point out that the information contained in this user guide may be subject to alteration, particularly as a result of the constant upgrading of Kontron products. This document does not entail any guarantee on the part of Kontron with respect to technical processes described in the user guide or any product characteristics set out in the user guide. Kontron assumes no responsibility or liability for the use of the described product(s), conveys no license or title under any patent, copyright or mask work rights to these products and makes no representations or warranties that these products are free from patent, copyright or mask work right infringement unless otherwise specified. Applications that are described in this user guide are for illustration purposes only. Kontron makes no representation or warranty that such application will be suitable for the specified use without further testing or modification. Kontron expressly informs the user that this user guide only contains a general description of processes and instructions which may not be applicable in every individual case. In cases of doubt, please contact Kontron. This user guide is protected by copyright. All rights are reserved by Kontron. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language or computer language, in any form or by any means (electronic, mechanical, photocopying, recording, or otherwise), without the express written permission of Kontron. Kontron points out that the information contained in this user guide is constantly being updated in line with the technical alterations and improvements made by Kontron to the products and thus this user guide only reflects the technical status of the products by Kontron at the time of publishing. Brand and product names are trademarks or registered trademarks of their respective owners. ©2021 by Kontron S&T AG Kontron Europe GmbH Gutenbergstr. 2 85737 Ismaning, Germany www.kontron.com ### Intended Use THIS DEVICE AND ASSOCIATED SOFTWARE ARE NOT DESIGNED, MANUFACTURED OR INTENDED FOR USE OR RESALE FOR THE OPERATION OF NUCLEAR FACILITIES, THE NAVIGATION, CONTROL OR COMMUNICATION SYSTEMS FOR AIRCRAFT OR OTHER TRANSPORTATION, AIR TRAFFIC CONTROL, LIFE SUPPORT OR LIFE SUSTAINING APPLICATIONS, WEAPONS SYSTEMS, OR ANY OTHER APPLICATION IN A HAZARDOUS ENVIRONMENT, OR REQUIRING FAIL-SAFE PERFORMANCE, OR IN WHICH THE FAILURE OF PRODUCTS COULD LEAD DIRECTLY TO DEATH, PERSONAL INJURY, OR SEVERE PHYSICAL OR ENVIRONMENTAL DAMAGE (COLLECTIVELY, "HIGH RISK APPLICATIONS"). You understand and agree that your use of Kontron devices as a component in High Risk Applications is entirely at your risk. To minimize the risks associated with your products and applications, you should provide adequate design and operating safeguards. You are solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning your products. You are responsible to ensure that your systems (and any Kontron hardware or software components incorporated in your systems) meet all applicable requirements. Unless otherwise stated in the product documentation, the Kontron device is not provided with error-tolerance capabilities and cannot therefore be deemed as being engineered, manufactured or setup to be compliant for implementation or for resale as device in High Risk Applications. All application and safety related information in this document (including application descriptions, suggested safety measures, suggested Kontron products, and other materials) is provided for reference only. NOTICE You find the most recent version of the "General Safety Instructions" online in the download area of this product. NOTICE This product is not suited for storage or operation in corrosive environments, in particular under exposure to sulfur and chlorine and their compounds. For information on how to harden electronics and mechanics against these stress conditions, contact Kontron Support. # **Revision History** | Revision | Brief Description of Changes | Date of Issue | Author/<br>Editor | |----------|--------------------------------------------------------------------------------------------|---------------|-------------------| | 1.0 | Initial version | 2021-Sept-17 | CW | | 1.1 | Updates to Chapters 8.2: Watch Dog, 8.3.1: Suspend States, 8.3.3: Power Management Signals | 2021-Oct-04 | CW | | 1.2 | Block Diagram DDI2 is HDMI, Table 12 DDI2 is HDMI only and restricted to HDMI 1.4. | 2022-Sept-19 | CW | | 1.3 | Removed AC Coupled off Module for pins (92, 93, 95, 96, 97, 99, 101, 102) | 2023-Sept-14 | CW | | 1.4 | Updated the Eth PHY in Tabel 1 to 1 GbE and rephrased the text in Chapter 6.8 Ethernet. | 2023-Oct-04 | CW | | 1.5 | Update to new carrier part number in Table 2 | 2024-Feb-14 | CW | | 1.6 | Updated Table 30 and Table 31, and added the new Kontron Logo. | 2024-May-13 | CW | ### Terms and Conditions Kontron warrants products in accordance with defined regional warranty periods. For more information about warranty compliance and conformity, and the warranty period in your region, visit <a href="https://www.kontron.com/terms-and-conditions">https://www.kontron.com/terms-and-conditions</a>. Kontron sells products worldwide and declares regional General Terms & Conditions of Sale, and Purchase Order Terms & Conditions. Visit <a href="https://www.kontron.com/terms-and-conditions">https://www.kontron.com/terms-and-conditions</a>. For contact information, refer to the corporate offices contact information on the last page of this user guide or visit our website <u>CONTACT US</u>. # **Customer Support** Find Kontron contacts by visiting: https://www.kontron.com/en/support-and-services. ### **Customer Service** As a trusted technology innovator and global solutions provider, Kontron extends its embedded market strengths into a services portfolio allowing companies to break the barriers of traditional product lifecycles. Proven product expertise coupled with collaborative and highly-experienced support enables Kontron to provide exceptional peace of mind to build and maintain successful products. For more details on Kontron's service offerings such as: enhanced repair services, extended warranty, Kontron training academy, and more visit <a href="https://www.kontron.com/en/support-and-services">https://www.kontron.com/en/support-and-services</a>. ## **Customer Comments** If you have any difficulties using this user guide, discover an error, or just want to provide some feedback, contact <u>Kontron\_support</u>. Detail any errors you find. We will correct the errors or problems as soon as possible and post the revised user guide on our website. # **Symbols** The following symbols may be used in this user guide **ADANGER** DANGER indicates a hazardous situation which, if not avoided, will result in death or serious injury. **▲**WARNING WARNING indicates a hazardous situation which, if not avoided, could result in death or serious injury. NOTICE NOTICE indicates a property damage message. **A**CAUTION CAUTION indicates a hazardous situation which, if not avoided, may result in minor or moderate injury. Electric Shock! This symbol and title warn of hazards due to electrical shocks (> 60 V) when touching products or parts of products. Failure to observe the precautions indicated and/or prescribed by the law may endanger your life/health and/or result in damage to your material. **ESD Sensitive Device!** This symbol and title informs that the electronic boards and their components are sensitive to static electricity. Care must therefore be taken during all handling operations and inspections of this product in order to ensure product integrity at all times. **HOT Surface!** Do NOT touch! Allow to cool before servicing. Laseri This symbol informs of the risk of exposure to laser beam and light emitting devices (LEDs) from an electrical device. Eye protection per manufacturer notice shall review before servicing. This symbol indicates general information about the product and the user guide. This symbol also indicates detail information about the specific product configuration. This symbol precedes helpful hints and tips for daily use. # For Your Safety Your new Kontron product was developed and tested carefully to provide all features necessary to ensure its compliance with electrical safety requirements. It was also designed for a long fault-free life. However, the life expectancy of your product can be drastically reduced by improper treatment during unpacking and installation. Therefore, in the interest of your own safety and of the correct operation of your new Kontron product, you are requested to conform with the following guidelines. ### **High Voltage Safety Instructions** As a precaution and in case of danger, the power connector must be easily accessible. The power connector is the product's main disconnect device. ### **A**CAUTION #### Warning All operations on this product must be carried out by sufficiently skilled personnel only. ### **A**CAUTION #### Electric Shock! Before installing a non hot-swappable Kontron product into a system always ensure that your mains power is switched off. This also applies to the installation of piggybacks. Serious electrical shock hazards can exist during all installation, repair, and maintenance operations on this product. Therefore, always unplug the power cable and any other cables which provide external voltages before performing any work on this product. Earth ground connection to vehicle's chassis or a central grounding point shall remain connected. The earth ground cable shall be the last cable to be disconnected or the first cable to be connected when performing installation or removal procedures on this product. ## Special Handling and Unpacking Instruction #### NOTICE ### **ESD Sensitive Device!** Electronic boards and their components are sensitive to static electricity. Therefore, care must be taken during all handling operations and inspections of this product, in order to ensure product integrity at all times. ### **A**CAUTION Handling and operation of the product is permitted only for trained personnel within a work place that is access controlled. Follow the "General Safety Instructions" supplied with the system. Do not handle this product out of its protective enclosure while it is not used for operational purposes unless it is otherwise protected. Whenever possible, unpack or pack this product only at EOS/ESD safe work stations. Where a safe work station is not guaranteed, it is important for the user to be electrically discharged before touching the product with his/her hands or tools. This is most easily done by touching a metal part of your system housing. It is particularly important to observe standard anti-static precautions when changing piggybacks, ROM devices, jumper settings etc. If the product contains batteries for RTC or memory backup, ensure that the product is not placed on conductive surfaces, including anti-static plastics or sponges. They can cause short circuits and damage the batteries or conductive circuits on the product. ### **Lithium Battery Precautions** If your product is equipped with a lithium battery, take the following precautions when replacing the battery. CAUTION: Risk of Explosion if the lithium battery is replaced by an incorrect type. Dispose of used lithium batteries according to the Instructions. ATTENTION: Risque d'explosion si la pile au lithium est remplacée par une pile de type incorrect. Éliminez les piles au lithium usagées conformément aux instructions. ## General Instructions on Usage In order to maintain Kontron's product warranty, this product must not be altered or modified in any way. Changes or modifications to the product, that are not explicitly approved by Kontron and described in this user guide or received from Kontron Support as a special handling instruction, will void your warranty. This product should only be installed in or connected to systems that fulfill all necessary technical and specific environmental requirements. This also applies to the operational temperature range of the specific board version that must not be exceeded. If batteries are present, their temperature restrictions must be taken into account. In performing all necessary installation and application operations, only follow the instructions supplied by the present user guide. Keep all the original packaging material for future storage or warranty shipments. If it is necessary to store or ship the product, then re-pack it in the same manner as it was delivered. Special care is necessary when handling or unpacking the product. See Special Handling and Unpacking Instruction. # Quality and Environmental Management Kontron aims to deliver reliable high-end products designed and built for quality, and aims to complying with environmental laws, regulations, and other environmentally oriented requirements. For more information regarding Kontron's quality and environmental responsibilities, visit <a href="http://www.kontron.com/about-kontron/corporate-responsibility/quality-management">http://www.kontron.com/about-kontron/corporate-responsibility/quality-management</a>. ## Disposal and Recycling Kontron's products are manufactured to satisfy environmental protection requirements where possible. Many of the components used are capable of being recycled. Final disposal of this product after its service life must be accomplished in accordance with applicable country, state, or local laws or regulations. ### **WEEE Compliance** The Waste Electrical and Electronic Equipment (WEEE) Directive aims to: - Reduce waste arising from electrical and electronic equipment (EEE) - Make producers of EEE responsible for the environmental impact of their products, especially when the product become waste - Encourage separate collection and subsequent treatment, reuse, recovery, recycling and sound environmental disposal of EEE - Improve the environmental performance of all those involved during the lifecycle of EEE Environmental protection is a high priority with Kontron. Kontron follows the WEEE directive # **Table of Contents** | Sym | nbols | 6 | |--------|-----------------------------------------|----| | For \ | Your Safety | 7 | | High | h Voltage Safety Instructions | 7 | | Spec | cial Handling and Unpacking Instruction | 7 | | Lithi | nium Battery Precautions | 8 | | Gene | neral Instructions on Usage | 8 | | Qual | ality and Environmental Management | 8 | | Disp | posal and Recycling | 8 | | WEE | EE Compliance | 8 | | Tabl | ole of Contents | 9 | | List | of Tables | 10 | | List | of Figures | 11 | | 1/ | Introduction | 13 | | 2/ | General Safety Instructions | 14 | | 2.1. E | Electrostatic Discharge (ESD) | 15 | | 2.1.1. | 1. Grounding Methods | 15 | | 3/ | Description | 16 | | 3.1. 9 | SMARC™ Modules | 16 | | 3.2. | SMARC-sXEL Module | 16 | | 3.3. \ | Variants | 17 | | 4/ | System Specification | 18 | | 4.1. f | Functional Block Diagram | 18 | | 4.2. | . Top Side Features | 19 | | 4.3. | Rear Side Features | 19 | | 4.4. | . Component Main Data Specification | 20 | | 4.5. | Mechanical Specification | 21 | | 4.5.1 | 1. Mechanical Drawings | 21 | | | . Thermal Management Specification | | | 4.6.1 | 1. Heatspreader | 23 | | 4.7.1 | Environmental Specification | 25 | | 4.8. | . Compliance | 26 | | 4.8.1 | .1. MTBF | 27 | | 4.9. | Power Specification | 28 | | 5/ | Module and Connectors | 29 | | | Connectors Location | | | 5.2. | SMARC Connector | 29 | | 5.3. | 3-pin Fan Connector | | | 6/ | Features and Interfaces | | | | Processor Support | | | | System Memory Support | | | | Graphics (LVDS, eDP, DP++, HDMI) | | | | , HD Audio Interfaces | | | | HSIO Overview | | | | USB | | | | 1. USB 2.0 Client Mode | | | | PCIe 3.0 | | | 6.8. | .Ethernet | 33 | | 6.8.1. SGMII via SERDES (option) | | |-----------------------------------------------------|-----| | 6.8.2. Link and Activity LEDs | 34 | | 6.9. SATA 3.0 | 34 | | 6.10. CAN Bus Interfaces | 35 | | 6.11. Eeep | 35 | | 6.12. eMMC Flash Memory (option) | 35 | | 6.13. I2C Bus Support | 35 | | 6.14. Kontron CPLD | 35 | | 6.15. RTC | 36 | | 6.16. SDIO | 36 | | 6.17. SPI Interfaces | 37 | | 6.17.1. SPI Boot Flash Chip | 37 | | 6.18. TPM 2.0 | 37 | | 6.19. UART Interfaces | 38 | | 7/ Pin Definitions | 39 | | 7.1. Smart Connector | 39 | | 7.1.1. Pinout of SMARC Connector (Top Side) | 40 | | 7.1.2. Pinout of SMARC Connector (Bottom Side) | 51 | | 8/ Configuration | 66 | | 8.1. Boot Select | 66 | | 8.1.1. Booting the SPI Flash | 66 | | 8.2. Watch Dog | 67 | | 8.2.1. Watchdog Timer Signal | 67 | | 8.3. Power Management | 67 | | 8.3.1. Suspend States | 67 | | 8.3.2. Power Button (POWER_BTN#) | 68 | | 8.3.3. Power Management Signals | 68 | | 9/ uEFI BIOS | 69 | | 9.1. Starting the uEFI BIOS | 69 | | 9.2. Navigating the uEFI BIOS | 69 | | 9.3. Setup Menus | 70 | | 9.4. Main Setup Menu | 70 | | 9.5. Advanced Setup Menu | 72 | | 9.6. Chipset | 86 | | 9.7. Security Setup Menu | 100 | | 9.7.1. Remember the Password | 101 | | 9.8. Boot Setup Menu | 102 | | 9.9. Save and Exit Setup Menu | 103 | | 10/ Technical Support | 105 | | 10.1. Returning Defective Merchandise | 105 | | 11/ Warranty | 106 | | 11.1. Limitation/Exemption from Warranty Obligation | 106 | | List of Acronyms | 107 | | About Kontron | 108 | | List of Tables | | | Table 1: SMARC-sXEL Product Variants | 17 | | Table 2: SMARC-sXEL Accessories | | | Table 3: Component Main Data | 20 | |--------------------------------------------------------------|-----| | Table 4: Environmental Conditions | 25 | | Table 5: Compliance CE | 26 | | Table 6: Country Compliance | 26 | | Table 7: MTBF | | | Table 8: Power Supply Voltage Requirements | 28 | | Table 9: Fan Connector | | | Table 10: Supported Processors | | | Table 11: LPDDR4 Memory Options | | | Table 12: Digital Display Interfaces (DDI) | | | Table 13: HD Audio | | | Table 14: I2S Audio | | | Table 15: HSIO Lane Overview | | | Table 16: USB 3.1 Ports | | | Table 17: USB 2.0 Ports | | | Table 18: PCIe Lanes | | | Table 19: Ethernet Ports | | | Table 20: GBE LEDs | | | Table 21: SATA Ports | | | Table 22: CAN Bus | | | Table 23: eMMC Flash Memory | | | Table 24: Kontron CPLD | | | Table 25: SDIO Interface | | | Table 26: Supported SPI Boot Flash Types | | | Table 27: UART Serial Port | | | Table 28: Connector Definitions | | | Table 29: SMARC Pinout Legend | | | Table 30: SMARC 2.1 Specification Pinout (Top side) | | | Table 31: SMARC 2.1 Specification Pinout (bottom side) | | | Table 32: Boot Select | | | Table 33: Dual Staged Watchdog Timer- Time-Out Events | | | Table 34: Power Management Pins | | | Table 35: Navigation Hot Keys Available in the Legend Bar | | | Table 36: Main Setup Menu Sub-screens and Functions | | | Table 37: Advanced Setup Menu Sub-screens and Functions | | | Table 38: Chipset Setup Menu Sub-screens and Functions | | | Table 39: Security Setup Menu Sub-screens and Functions | | | Table 40: Boot Setup Menu Sub-screens and Functions | | | Table 41: Save and Exit Setup Menu Sub-screens and Functions | | | Table 42: List of Acronyms | 107 | | l., | | | List of Figures | | | Figure 1: SMARC-sXEL Module | 16 | | Figure 2: Block Diagram | 18 | | Figure 3: Top Side | 19 | | Figure 4: Rear Side | 19 | | Figure 5: Dimensions of SMARC-sXEL - Industrial | 21 | | Figure 6: Thickness from the Side View - Industrial | | | Figure 7: Dimensions of SMARC-sXEL - Commercial | 22 | | Figure 8: Thickness from the Side View, Commercial | 22 | | Figure 9: Temperature Sensors | 23 | | Figure 10: Heatspreader as Cooling Solution | 24 | | Figure 11: Heatspreader Height for Industrial Variants | 24 | | Figure 12: Heatspreader Height for Commercial Variants | 25 | | Figure 13: Connectors (top side) | 29 | | Figure 14: 3-Pin Power Connector | 29 | |-------------------------------------|-----| | Figure 15: SMARC Connector 314-Pin | | | Figure 16: Main Setup Menu | | | Figure 17: Advanced Setup Menu | | | Figure 18: Chipset Setup Menu | | | Figure 19. Security Setup Menu | | | Figure 20: Boot Setup Menu | | | Source 21: Save and Exit Setun Menu | 103 | ## 1/ Introduction This user guide describes the Smart Mobility Architecture (SMARC) SMARC-sXEL module, known as module within this user guide and designed for use with a carrier board. The use of this user guide implies a basic knowledge of PC hard- and software. This user guide is focused on describing the special features and is not intended to be a standard PC textbook. New users are recommended to observe the instruction in the user guide before connecting the power. All configuration and setup of the module is either done automatically or manually by the user via the BIOS setup menus. Latest revision of this user guide, datasheet, BIOS, drivers and BSP's (Board Support Packages) can be downloaded from Kontron Web Page. # 2/ General Safety Instructions Please read this passage carefully and take careful note of the instructions, which have been compiled for your safety and to ensure to apply in accordance with intended regulations. If the following general safety instructions are not observed, it could lead to injuries to the operator and/or damage of the product; in cases of non-observance of the instructions Kontron Europe is exempt from accident liability, this also applies during the warranty period. The product has been built and tested according to the basic safety requirements for low voltage (LVD) applications and has left the manufacturer in safety-related, flawless condition. To maintain this condition and to also ensure safe operation, the operator must not only observe the correct operating conditions for the product but also the following general safety instructions: - The product must be used as specified in the product documentation, in which the instructions for safety for the product and for the operator are described. These contain guidelines for setting up, installation and assembly, maintenance, transport or storage. - The on-site electrical installation must meet the requirements of the country's specific local regulations. - If a power cable comes with the product, only this cable should be used. Do not use an extension cable to connect the product. - To guarantee that sufficient air circulation is available to cool the product, please ensure that the ventilation openings are not covered or blocked. If a filter mat is provided, this should be cleaned regularly. Do not place the product close to heat sources or damp places. Make sure the product is well ventilated. - Only connect the product to an external power supply providing the voltage type (AC or DC) and the input power (max. current) specified on the Kontron Product Label and meeting the requirements of the Limited Power Source (LPS) and Power Source (PS2) of UL/IEC 62368-1. - Only products or parts that meet the requirements for Power Source (PS1) of UL/IEC 62368-1 may be connected to the product's available interfaces (I/O). - Before opening the product, make sure that the product is disconnected from the mains. - Switching off the product by its power button does not disconnect it from the mains. Complete disconnection is only possible if the power cable is removed from the wall plug or from the product. Ensure that there is free and easy access to enable disconnection. - The product may only be opened for the insertion or removal of add-on cards (depending on the configuration of the product). This may only be carried out by qualified operators. - If extensions are being carried out, the following must be observed: - lack all effective legal regulations and all technical data are adhered to - the power consumption of any add-on card does not exceed the specified limitations - the current consumption of the product does not exceed the value stated on the product label. - Only original accessories that have been approved by Kontron Europe can be used. - Please note: safe operation is no longer possible when any of the following applies: - the product has visible damages or - the product is no longer functioning In this case the product must be switched off and it must be ensured that the product can no longer be operated. - Handling and operation of the product is permitted only for trained personnel within a work place that is access controlled. - CAUTION: Risk of explosion if the battery is replaced incorrectly (short-circuited, reverse-poled, wrong battery type). Dispose of used batteries according to the manufacturer's instructions. - This product is not suitable for use in locations where children are likely to be present ## Additional Safety Instructions for DC Power Supply Circuits - To guarantee safe operation, please observe that: - the external DC power supply must meet the criteria for LPS and PS2 (UL/IEC 62368-1) <u>www.kontron.com</u> //14 - no cables or parts without insulation in electrical circuits with dangerous voltage or power should be touched directly or indirectly - a reliable protective earthing connection is provided - a suitable, easily accessible disconnecting device is used in the application (e.g. overcurrent protective device), if the product itself is not disconnectable - a disconnect device, if provided in or as part of the product, shall disconnect both poles simultaneously - interconnecting power circuits of different products cause no electrical hazards - A sufficient dimensioning of the power cable wires must be selected according to the maximum electrical specifications on the product label as stipulated by EN62368-1 or VDE0100 or EN60204 or UL61010-1 regulations. ## 2.1. Electrostatic Discharge (ESD) A sudden discharge of electrostatic electricity can destroy static-sensitive devices or microcircuitry. Therefore, proper packaging and grounding techniques are necessary precautions to prevent damage. Always take the following precautions: - Transport ESD sensitive parts in ESD safe containers such as boxes or bags, until they arrive at an ESD safe workplace. - 2. Always be properly grounded when touching sensitive components, or assembly. - 3. Store ESD sensitive components in protective packaging or on antistatic mats. ### 2.1.1. Grounding Methods By adhering to the guidelines below, electrostatic damage to the product can be avoided: - 1. Cover workstations with approved antistatic material/mat. Always wear a wrist strap connected to workplace or heel straps. - 2. Use properly grounded tools and equipment such as field service tools that are conductive. - 3. Always handle ESD sensitive components by their edge or by their casing. - 4. Avoid contact with pins, leads, or circuitry. - 5. Switch off power and input signals before inserting and removing connectors or connecting test equipment. - 6. Keep work area free of non-conductive materials such as ordinary plastic assembly aids and Styrofoam. # 3/ Description ### 3.1. SMARC™ Modules The SMARC™ standard was developed especially for new modules with SOC processors. Modules with this interfaces are characterized by the extremely flat form factor. The SMARC or MXM 3.0 connector comes with 314 pins and a construction height of just 4.3 millimeters. The connector is also available in a shock- and vibration resistant version for rough environmental conditions. Furthermore, the standard integrates dedicated interfaces for the latest processors. OEMs profit from minimized design effort and low Bill of Material (BoM) costs. SMARC™ defines two different module sizes in order to offer a high level of flexibility regarding different mechanical requirements. #### 3.2. SMARC-sXEL Module The SMARC-sXEL is a SMARC half-size module using the Intel® Atom®/Pentium®/Celeron® 6xxx processor family and based on the latest SMARC 2.1 specification. Figure 1: SMARC-sXEL Module ### General features are: - Up to 16 GByte LPDDR4 memory down with in-band ECC support - > 2x USB 3.0/2.0 - 4x USB 2.0 Host - 2x LAN option or standard - 1x SATA 6 Gb/s - ▶ Up to 128 GByte eMMC (MLC) or option for up to 64 GByte eMMC (pSLC) - Up to 4 PCle x1 or opt. 3xPCle & 1x SERDES - Panel signal: - ► 1x HDMI (on request DP) - 1x DP++ - > 1x LVDS dual channel (on request eDP) - 3x Serial interfaces (2x RX/TX only) - > 1x HD Audio and I2S Audio - 2x I2C interfaces - 2x SPI - ► 14x GPIO - Special Features: TPM and Industrial temperature grade versions ## 3.3. Variants The SMARC-sXEL module variants are: Table 1: SMARC-sXEL Product Variants | Product Number | SoC | Memory | Flash | Eth Phy | Display | SERDES | Op Temp. | |-----------------|---------|---------|----------|----------|------------------|--------|---------------| | 51016-0432-J2-4 | J6426 | 4 GByte | 32 GByte | 2x 1 GbE | LVDS, HDMI, DP++ | No | 0°C to 60°C | | 51016-0416-N1-2 | N6211 | 4 GByte | 16 GByte | 2x 1 GbE | LVDS, HDMI, DP++ | No | 0°C to 60°C | | 51017-0416-R1-2 | X6212RE | 4 GByte | 16 GByte | 2x 1 GbE | LVDS, HDMI, DP++ | No | -40°C to 85°C | | 51017-0432-R1-4 | X6414RE | 4 GByte | 32 GByte | 2x1GbE | LVDS, HDMI, DP++ | No | -40°C to 85°C | | 51017-0832-R2-4 | X6425RE | 8 GByte | 32 GByte | 2x 1 GbE | LVDS, HDMI, DP++ | No | -40°C to 85°C | The SMARC-sXEL accessories are: Table 2: SMARC-sXEL Accessories | Part Number | Article | Description | |-----------------|---------------------------------------|-------------------------------------------------------------------------------------------------------| | Carrier | | | | 51301-0000-00-0 | SMARC Evaluation Carrier<br>2.1 | SMARC Evaluation Carrier for SMARC modules according to the SMARC 2.1 standard (without SMARC module) | | Cooling | | | | 51016-0000-99-1 | HSP SMARC-sXEL | Heatspreader for SMARC-sXEL (only for commercial temperature 51016-XXXXX-XX-X) | | 51017-0000-99-1 | HSP SMARC-sXEL E2 | Heatspreader for SMARC-sXEL (only for industrial temperature 51017-XXXXX-XX-X) | | 51099-0000-99-1 | SMARC PASSIVE UNI COOLER<br>(W/O HSP) | SMARC Passive Uni Cooler | | Mounting | | | | 51117-0000-00-0 | SMARC MOUNTING KIT | Mounting Kit for SMARC modules | # 4/System Specification ## 4.1. Functional Block Diagram The block diagram shows all available SMARC-sXEL interfaces. Figure 2: Block Diagram # 4.2. Top Side Features - 1 SMARC 2.1 connector - 2 Multi-Chip Package (MCP) - 3 4x LPDDR memory down - 4 3-pin fan connector - 5 Mounting points ## 4.3. Rear Side Features 1 SMARC 2.1 connector 2 Product labelling # 4.4. Component Main Data Specification Table 3: Component Main Data | SMARC-sXEL | | |-----------------------------|----------------------------------------------------------------------------------------------------------------------| | Form factor | Short module form factor: 82 mm x 50 mm, max. thickness 6 mm | | Processor | Intel® Atom®/Pentium®/Celeron® 6xxx processor family | | Main Memory | Up to 16 GByte LPDDR4 memory down with in-band ECC support | | Storage (eMMC 5.1 Flash) | Up to 128 GByte MLC or option for up to 64 GB pSLC | | Graphics controller | Intel® UHD Gfx Gen11 | | SPI Boot flash | 32 MByte SPI Flash chip (Winbond W25Q256JW) | | Eeep | Embedded EEPROM stores modules parameters. Operates at 1.8V | | | (I2C slave Address A0 hex 8-bit format or 50 hex 7-bit format) | | Power Management | C-states: C0, C1, C6, C7, C8, C9, C10 | | | Power Management CARIER_PWR-ON, CARRIER-STBY_ON; POWER-BTN; LID; SLEEP; RESET_OUT; RESET_IN; VIN-PWR-BAD and BATLOW | | SMARC I/O System Interconne | ction | | Ethernet | Up to 3x 1 GbE (2x GBEO/1 and 1x optional SGMII via SERDES) | | Storage | 1x SATA 6Gb/s | | PCI Express® | Up to 4x PCle x1 or | | | Option: 3x PCle and 1x SERDES | | Panel Signal | 1x LVDS dual channel (on request eDP) | | | 1x DP++ | | | 1x HDMI (on request DP) | | USB | 2x USB 3.1 5Gb/s (incl. USB 2.0) | | <br>Serial | 4x USB 2.0 (USB 2 port 3 as dual role client host) | | Other Features | 3x Serial interfaces (2x RX/TX only) | | | Integrated TDM 2.0 campbility of the lotal Diatform Twist Tashgalam (Intel DTT) | | ТРМ | Integrated TPM 2.0 capability of the Intel Platform Trust Technology (Intel PTT). Also known as firmware TPM (fTPM). | | Watchdog timer | Watchdog timer supported by WDT_TIME_OUT | | Audio | HD audio and I2S interfaces | | I2C Bus | 2x I2C | | SMBus | HWM Nuvoton NCT7802Y (SM-Bus address: 5Ch) | | SPI | 2x SPI | | GPI0 | 14x GPIO | | On-Module Connectors | | | Sys-Fan | Fan connector used to control fan speed operates from (3.3 V to 5.25 V input) | | Power | | | Power Supply | 3.3 V to 5.25 V wide-range input (5 V recommended) | | Software | | | Operating system Support | Board Support Packages ((BSP) will be made available for: | | | Windows® 10 | | | Enterprise, Windows® 10 IoT | | | Linux | | | | # 4.5. Mechanical Specification The SMARC short module form factor is $82 \text{ mm} \times 50 \text{ mm}$ and includes four mounting holes per SMARC specification. There are two additional holes to enable the attachment of a thermal device such as a heatsink/heatspreader. The total height of the SMARC-sXEL module depends on the height of the implemented cooling solution. ## 4.5.1. Mechanical Drawings Figure 5: Dimensions of SMARC-sXEL - Industrial Figure 6: Thickness from the Side View - Industrial Figure 7: Dimensions of SMARC-sXEL - Commercial Figure 8: Thickness from the Side View, Commercial ## 4.6. Thermal Management Specification The SMARC-sXEL uses an on-chip thermal sensors located within the CPU to measure the CPU temperature, and a thermal sensor close to the Hardware monitor chip to measure the module temperature. Figure 9: Temperature Sensors - 1 On-chip CPU thermal sensor - 2 Hardware monitor chip temperature sensor ## 4.6.1. Heatspreader A heatspreader plate assembly is available from Kontron for the SMARC-sXEL. The heatspreader plate on top of this assembly is NOT a heat sink. It works as a SMARC-standard thermal interface to use with a heat sink or external cooling devices. External cooling must be provided to maintain the heatspreader plate at proper operating temperatures. Under worst case conditions, the cooling mechanism must maintain an ambient air and heatspreader plate temperature on any spot of the heatspreader's surface according to the module specification: - ▶ 60°C for commercial grade modules - ▶ 85°C for industrial temperature grade modules (E2/XT) Documentation and CAD drawing of the heatspreader and cooling solutions are available on request from <u>Kontron's Customer Section</u>. Kontron recommends the use of thermal interfaces between the heatspreader plate and the major heat-generating components. About 80 % of the power dissipated within the module is conducted to the heatspreader plate and can be removed by the cooling solution. Heatspreaders are available as an accessory for both commercial and industrial temperature grades. Figure 10: Heatspreader as Cooling Solution Figure 11: Heatspreader Height for Industrial Variants Figure 12: Heatspreader Height for Commercial Variants # 4.7. Environmental Specification Table 4: Environmental Conditions | Operating | Temperature | Commercial grade: 0°C to 60°C | | |-----------|-------------|-------------------------------------------------------------------------------|--| | | | Industrial grade: -40°C to +85°C | | | | Humidity | 93 % relative Humidity at 40 °C, non-condensing (according to IEC 60068-2-78) | | | Storage | Temperature | Commercial grade: -30°C to +85°C | | | | | Industrial grade: -40°C to +85°C | | | | Humidity | 93 % relative Humidity at 40 °C, non-condensing (according to IEC 60068-2-78) | | | Shock | IEC/EN 60068-2-27 | |-----------|--------------------------------------------------------------------------------| | | Non-operating shock test (half-sinusoidal, 11 ms, 15 g) | | Vibration | IEC/EN 60068-2-6 | | | Non-operating vibration test (sinusoidal, 10 Hz $-$ 2000 Hz, +/- 0.15 mm, 2 g) | # 4.8. Compliance The SMARC-sXEL complies with the relevant requirements and the approximation of the laws relating to 'CE' and the standards that are constitutional parts of the declaration. If modified, the prerequisites for specific approvals may no longer apply. For more information, contact <u>Kontron Support</u>. Table 5: Compliance CE | | Europe – CE Mark | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Directives | 2014/30/EU Directive 2014/30/EU of the European Parliament and of the Council of 26 February 2014 on the harmonization of the laws of the Member States relating to electromagnetic compatibility 2014/35/EU Directive 2014/35/EU of the European Parliament and of the Council of 26 February 2014 on the harmonization of the laws of the Member States relating to the making available on the market of electrical equipment designed for use within certain voltage limits 2011/65/EU Directive 2011/65/EU of the European Parliament and of the Council of 8 June 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment | | EMC | EN 55032:2015 /CISPR 32:2015 Electromagnetic compatibility of multimedia equipment- Emission Requirements (CISPR 32:2015); German version EN 55032:2015 EN 61000-6-2:2005, EN 61000-6-2:2019 Electromagnetic compatibility (EMC) – Part 6-2: Generic standards – Immunity standard for industrial environments; (IEC 61000-6-2:2005, IEC 61000-6-2:2019) German version EN/IEC 61000-6-2:2005, EN/IEC 61000-6-2:2019 | | Safety | EN 62368-1:2014 + AC:2017 Audio/video, information and communication technology equipment - Part 1: Safety requirements | ## Table 6: Country Compliance | | USA/CANADA-UL MARK | | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Safety | UL 62368-1 2 <sup>nd</sup> Ed, Issued December 1, 2014 | | | | | CSA CAN/CSA-C22.2 No. 62368-1 2 <sup>nd</sup> Ed, Issued December 1, 2014 | | | | | Audio/video, information and communication technology equipment - Part 1: Safety requirements | | | | | International Certifications | | | | Safety | IEC 62368-1:2014 2 <sup>nd</sup> Ed (CB Scheme) | | | | | Audio/video, information and communication technology equipment - Part 1: Safety requirements | | | | EMC | IEC 61000-6-2:2005, IEC 61000-6-2:2019 | | | | | Electromagnetic compatibility (EMC) – Part 6-2: Generic standards – Immunity standard for industrial environments; (IEC 61000-6-2:2005, IEC 61000-6-2:2019) German version EN/IEC 61000-6-2:2005, EN/IEC 61000-6-2:2019 | | | ### 4.8.1. MTBF ### Table 7: MTBF | MTBF | System MTBF (hour) = 563867 h @ 40°C for SMARC-sXEL | |------|-------------------------------------------------------| | | Reliability report article number: 51017-0832-R2-4PR0 | The MTBF estimated value assumes no fan, but a passive heat sinking arrangement. Estimated RTC battery life (as opposed to battery failures) is not accounted for and needs to be considered separately. Battery life depends on both temperature and operating conditions. When the module is connected to external power, the only battery drain is from leakage paths. ### 4.9. Power Specification The SMARC-sXEL powers on by connecting to a carrier board via the SMARC connector. Before connecting the module to the carrier board, ensure that the carrier board is switch off and disconnected from the main power supply at the time of connection. Failure to disconnect the main power supply from the carrier board could result in personal injury and damage to the module and/or carrier board. The SMARC connector pins on the module limits the amount of power received. The module receives power on the ten VDD-IN pins that operate over the VDD-IN range of 3.3 VDC to 5.25 VDC. The current rating of each connector pin is 0.5 A and for ten pins 5 A (0.5 A $\times$ 10). ### **ACAUTION** The SMARC-sXEL powers on by connecting to the carrier board using the Interface connector. Before connecting the module to the carrier board's corresponding connector, ensure that the carrier board is switch off and disconnected from the main power supply. Failure to disconnect the main power supply could result in personal injury and damage to the module and/or carrier board. ### **A**CAUTION Observe that only trained personnel aware of the associated dangers connect the module, within an access controlled ESD-safe workplace. ### Table 8: Power Supply Voltage Requirements | Supply Voltage Range (VDD-IN) | 3.3 VDC to 5.25 VDC | |-------------------------------|------------------------------------------------------| | Supply Voltage (VDD-IN) | 5 VDC (recommended) | | RTC | 2.0 VDC to 3.25 VDC | | Input Current | 5 A max. on all ten VDD_IN pins (0.5 A max. per pin) | ### **A**CAUTION Only connect to an external power supply delivering the specified input rating and complying with the requirements of Safety Extra Low Voltage (SELV) and Limited Power Source (LPS) of UL/IEC 60950-1 or (PS2) of UL/IEC 62368-1. ### NOTICE To protect external power lines of peripheral devices, make sure that the wires have the right diameter to withstand the maximum available current and the enclosure of the peripheral device fulfils the fire-protection requirements of IEC/EN 62368-1. ### NOTICE If an under voltage (brownout) condition occurs the used power supply must remain in the "off state" long enough to allow internal voltages to discharge sufficiently. Failure to observe this "off state" may mean that parts of the product or peripherals work incorrectly or suffer a reduction of MTBF. The minimum "off state", to allow internal voltages to discharge sufficiently, is dependent on the power supply and additional electrical factors. To determine the required "off state", each case must be considered individually. For more information, contact Kontron Support. ## 5/ Module and Connectors ### 5.1. Connectors Location Figure 13: Connectors (top side) 3 SMARC 2.1 connector 4 3-pin fan connector ### 5.2. SMARC Connector The SMARC connector is the central interface containing pins on the top and bottom sides: - Top side: 74-pins are on the left side, 82-pins on the right side - Bottom side: 75-pins are on the left side, 83-pins on the right side The module's mating connector is the SMARC 2.1 (MXM3) ## 5.3. 3-pin Fan Connector The 3-pin fan connector powers, controls and monitors a system fan. Figure 14: 3-Pin Power Connector The three pin connector is recommended for a three-wire fan to implement fan speed control. A standard 3-pin fan can be connected allowing a 5V fan to operate from a variable 3.3 VDC to 5.25 VDC power input voltage. Table 9: Fan Connector | Connector Pin | Signal | Remark | | |---------------|--------------|---------------|--| | 1 | FAN_TACH_CON | Input Voltage | | | 2 | V_FAN_CON | Fan Ground | | | 3 | GND | Power Ground | | NOTICE Always check the fan specification according to the limitations of the supply current and supply voltage. ## 6/ Features and Interfaces ## **6.1.** Processor Support The Intel Atom®/Pentium®/Celeron® 6xxx processor family is the base for the SMARC-sXEL. Table 10: Supported Processors | Intel® | | Celeron® | Pentium® | Celeron® | Pentium® | |---------------|-------------|-----------------------|-----------------------|-----------------------|-----------------------| | | | J6413 | J6426 | N6211 | N6415 | | # of Cores | | 4 | 4 | 2 | 4 | | # of Thread | S | 4 | 4 | 2 | 4 | | Base Freque | ncy | 1.8 GHz | 2.0 GHz | 1.2 GHz | 1.2 GHz | | Turbo Frequ | ency (Max.) | 3.0 GHz | 3.0 GHz | 3.0 GHz | 3.0 GHz | | Graphic Gen | 11 | 16 EU | 32 EU | 16 EU | 16 EU | | Thermal Des | sign Power | 10 W | 10 W | 6.5 W | 6.5 W | | ECC Memory | | No | No | No | No | | Premium IO | | Intel® PSE | Intel® PSE | Intel® PSE | Intel® PSE | | Use Condition | | PC Client | PC Client | PC Client | PC Client | | Tjunction | Min. | 0°C | 0°C | 0°C | 0°C | | | Max. | +105°C <sup>[2]</sup> | +105°C <sup>[2]</sup> | +105°C <sup>[2]</sup> | +105°C <sup>[2]</sup> | | Intel® | | Atom™ | Atom® | Atom® | Atom™ | Atom™ | Atom™ | |----------------------------|------|-----------------------|-----------------------|-----------------------|-----------------------------|-----------------------------|-----------------------------| | | | X6211E | X6413E | X6425E | X6212RE | X6414RE | X6425RE | | # of Cores | | 2 | 4 | 4 | 2 | 4 | 4 | | # of Thread | S | 2 | 4 | 4 | 2 | 4 | 4 | | Base Freque | ency | 1.3 GHz | 1.5 GHz | 2.0 GHz | 1.2 GHz | 1.5 GHz | 1.9 GHz | | Turbo Frequency (Max.) | | 3.0 GHz | 3.0 GHz | 3.0 GHz | | | | | Graphic Gen | l | 16 EU | 16 EU | 32 EU | 16 EU | 16 EU | 32 EU | | Thermal Design Power (TDP) | | 6 W | 9 W | 12 W | 6 W | 9 W | 12 W | | ECC Memory | | In band | In band | In band | In band | In band | In band | | Premium IO | | Intel® PSE | Intel® PSE | Intel® PSE | Intel®PSE/TSN<br>Intel® TCC | Intel®PSE/TSN<br>Intel® TCC | Intel®PSE/TSN<br>Intel® TCC | | Use Condition | | Embedded | Embedded | Embedded | Industrial <sup>[1]</sup> | Industrial <sup>[1]</sup> | Industrial <sup>[1]</sup> | | Tjunction Min. | | -40°C | -40°C | -40°C | -40°C | -40°C | -40°C | | | Мах. | +105°C <sup>[2]</sup> | +105°C <sup>[2]</sup> | +105°C <sup>[2]</sup> | +110°C <sup>[2]</sup> | +110°C <sup>[2]</sup> | +110°C <sup>[2]</sup> | <sup>[1]</sup> Recommendation for 24/7 applications. **Embedded/Industrial CPU**: within Tjunction limits the max. temperature range during operation is +-90°C starting from boot time temperature The behavior is described in Intel document #636112 as DTR = Dynamic Temperature Range. For more information or a higher DTR-value, contact <u>Kontron Support</u>. <sup>[2]</sup> **PC Client CPU**: with Tjunction limits the max. temperature range during operation is +-70°C starting from boot time temperature ## 6.2. System Memory Support The SMARC-sXEL provides two LPDDR4 banks with two devices per bank. Default LPDDR4 Memory sizes are 4 GByte (2x 16 Gb) and 8 GByte (4x 16 Gb). The memory system has LPDDR4 memory down with in-band ECC support (1-bit correction, 2-bits detection). The module's integrated memory controller helps improve the safety and reliability by providing ECC protection to specific regions of physical memory space. For memory capacities higher than 8 GB the maximum speed is limited to 3200 MT/s. The maximum speed of 4267 MT/s is only available for single rank chips. Dual rank chips are limited to 3733 MT/s. The module supports chip densities of 16 Gb and 32 Gb, see Table 11: LPDDR4 Memory Options. Table 11: LPDDR4 Memory Options | | Memory Configuration | Speed | |--------|----------------------|---------------------------| | LPDDR4 | 1x 16 Gbit | up to 4267MT/s | | | 2x 16 Gbit | up to 4267MT/s | | | 4x 16 Gbit | up to 4267MT/s; max. 8GB | | | 4x 32 Gbit | up to 3200MT/s; max. 16GB | ## 6.3. Graphics (LVDS, eDP, DP++, HDMI) The SMARC-sXEL provides the processors Generation 11 (GEN11-LP GT1) graphics core architecture. The Gen 11 architecture supports up to 32 Execution Units (EUs) and three simultaneous displays using DDI [0-2]. The provided display technologies are DP++, HDMI 1.4 and LVDS/eDP; where the LVDS channel and control signals are pin shared with eDP signals. Table 12: Digital Display Interfaces (DDI) | Processor Pipe | SMARC Port | | |----------------|----------------------------------------------|-------------| | DDI0 | LVDS | eDP(option) | | | (Single or dual channel up to 24-bits color) | | | DDI1 | DDIO (DP++) | | | DDI2 | HDMI 1.4 | | Due to a hardware restriction, DDI2 supports HDMI 1.4 only. ### 6.4. HD Audio Interfaces The SMARC-sXEL provides two I2S audio interfaces; where one I2S Interface is pin shared with HDA. The second I2S interface can also be implemented as a HDA interface. The HDA signal level is 1.8V. Table 13: HD Audio | SMARC Connector | PCH Pin | Description | |----------------------|-----------|-----------------------------------------------------------------------------| | HDA_SYNC / I2S2_LRCK | HDA_SYNC | 48 kHz fixed rate sample sync to the codec(s) | | HDA_SDO / I2S2_SDOUT | HDA_SDO | Serial TDM data output to the codec(s) | | HDA_SDI / I2S2_SDIN | HDA_SDI0 | Serial TDM data inputs from the codec(s) | | HDA_CK / I2S2_CK | HDA_BCLK | 24.000 MHz serial data clock generated by the Intel® HD<br>Audio controller | | GPIO4 / HDA_RST# | HDA_RST_N | Master hardware reset to external codec(s) Alternative use with GPIO4 (MUX) | Table 14: I2S Audio | SMARC Connector | PCH Pin | Description | | | |-----------------|---------------|-----------------------------------------|--|--| | AUDIO_MCK | AVS_I2S_MCLK1 | Master Clock Output to I2S Codec(s) | | | | I2SO_LRCK | AVS_I2S2_SFRM | I2SO Left & Right Synchronization Clock | | | | I2S0_SDOUT | AVS_I2S2_TXD | I2SO Digital Audio Output | | | | I2S0_SDIN | AVS_I2S2_RXD | I2S0 Digital Audio Input | | | | 1250_CK | AVS_I2S2_SCLK | I2S0 Digital Audio Clock | | | ### 6.5. HSIO Overview The SMARC-sXEL configures the high speed I/O for use as USB 3.1, PCIe 3.0, Ethernet GBE and SATA 6Gb/s as follows: Table 15: HSIO Lane Overview | HSIO<br>Lane# | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---------------|-------|-------|-------|-------|-------|-------|---|------|------|------|-------|----| | Default | USB 0 | USB 1 | PCIe0 | PCIe1 | PCIe2 | PCIe3 | - | ETH0 | ETH1 | - | SATA0 | - | | Optional | USB 0 | USB 1 | PCIe0 | PCIe1 | PCle2 | - | - | ETH0 | ETH1 | ETH2 | SATA0 | - | ### 6.6. USB The SMARC-sXEL provides two USB 3.1(5.0 Gb/S) SuperSpeed ports backwards compatible with USB 2.0 and four dedicated USB 2.0 ports. Table 16: USB 3.1 Ports | SMARC Connector | ModPHY Lane | HSIO Port | Description | |-----------------|-------------|-----------|-----------------| | USB2_SS | 0 | USB 0 | USB 3.1 (5Gb/s) | | USB3_SS | 1 | USB 1 | USB 3.1 (5Gb/s) | <u>www.kontron.com</u> // 32 Table 17: USB 2.0 Ports | SMARC Connector | PCH USB Port | HSIO Port | |-----------------|--------------|-------------------------| | USB0 | USB2_2 | - | | USB1 | USB2_3 | - | | USB2 | USB2_0 | - | | USB3 | USB2_1 | Dual role Client / Host | | USB4 | USB2_4 | - | | USB5 | USB2_5 | - | ### 6.6.1. USB 2.0 Client Mode USB 2.0 port 3 provides dual role client/host. There is only one endpoint supported. Power enable /over-current detect line are shared to follow the SMARC specification. The module does not support changing dynamically between host mode and device mode. A BIOS settings change in the BIOS setup menu and a restart is required. ### 6.7. PCIe 3.0 The SMARC-sXEL provides four dedicated PCIe Gen 3 lanes. The default configuration is 4 x1. Table 18: PCIe Lanes | SMARC<br>Connector | ModPHY Lane | HSIO Port | Supported La | ne Configura | tions | | |--------------------|-------------|---------------------------|--------------|--------------|-------|----| | PCIE_A | 2 | PCIe 0/0 | x1 | x2 | x2 | x4 | | PCIE_B | 3 | PCIe 0/1 | x1 | | | | | PCIE_C | 4 | PCIe 0/2 | x1 | x1 | x2 | | | PCIE_D | 5 | PCIe 0/3 | x1 | x1 | | | | | 9 | SGMII PSE1 <sup>[1]</sup> | | | | | <sup>[1]</sup> PCIe\_D -shared with SERDES to offer 3x PCIe x1 and 1x SGMII PSE 1 for an additional LAN port. ### 6.8. Ethernet The SMARC-sXEL provides two 1 Gigabit Ethernet Interfaces GBE [0-1]. Alternatively, the SMARC-sXEL supports the option of two 2.5 GbE interfaces and one additional LAN port (SGMII) via SERDES. The two MAC Ethernet controllers GbE [0-1] are accessed via system software or the Intel® PSE and connect to the Intel® PSE (GbE PSE0 and GbE PSE1). Both MAC Ethernet controllers support Serial Gigabit Media Independent Interface (SGMII) and Reduced Gigabit Media Independent Interface (RGMII). GbE HOST MAC is accessed through system software via PCH IO Fabric (PSF2 and PSF1) and supports the SGMII interface only. Gigabit Ethernet Controller supports Media Dependent Interface Differential Pairs 0, 1, 2, 3. The MDI can operate in 2.5 G bits/sec, 1000 Mbit/sec, 100Mbit/sec and 10Mbit/sec modes. #### Table 19: Ethernet Ports | SMARC connector | ModPHY Lane | HSIO Port | Description | |-----------------|-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GBE0_MDI[0-3] | 7 | ETH0 | Gigabit Ethernet Controller 0: Media Dependent Interface<br>Differential Pairs 0, 1, 2, 3. The MDI can operate in 2.5 Gb/s,<br>1000Mb/s, 100 Mb/s, and 10 Mb/s modes. | | GBE1_MDI[1-3] | 8 | ETH1 | Gigabit Ethernet Controller 0: Media Dependent Interface<br>Differential Pairs 0, 1, 2, 3. The MDI can operate in 2.5 Gb/s,<br>1000 Mb/s, 100Mb/s, and 10Mb/s modes. | | SERDES_0[1-3] | 9 | ETH3 | | For 2.5 Gb/s Ethernet port speed, Intel® recommends the use of a compatible connector. Do not use an integrated RJ45 connector module with the center tap shorted together with all 4 pairs at the center-tap transformer. This increases the common mode noise and may create EMI. Kontron recommends adding a discrete common choke in series with each PHY MDI differential line pairs If this type of integrated connector module (ICM) is chosen. ## 6.8.1. SGMII via SERDES (option) The optional LAN port (SGMII) for SERDES. The SERDES pin connection is shared with PCIe\_D and if implemented only three PCIe lanes are available. ## 6.8.2. Link and Activity LEDs The link and activity LED signals to the carrier are configured using of PHY LED pins (GPHY\_LED[0:2]) and the BIOS and GPY IC firmware. Table 20: GBE LEDs | SMARC Connector | GbE PHY Pin | Description | |-----------------|-----------------|---------------------------------------------------------| | GBEO_LINK_ACT# | GPHY_LED0 (U39) | Blinking – Activity on this port | | GBE1_LINK_ACT# | GPHY_LED0 (U29) | | | GBE0_LINK1000# | GPHY_LED2 (U39) | Amber on – Operates as a Gigabit connection (1000 Mbps) | | GBE1_LINK1000# | GPHY_LED2 (U29) | | | GBE0_LINK100# | GPHY_LED1 (U39) | Green on – Operates as a 100-Mbps connection | | GBE1_LINK100# | GPHY_LED1 (U29) | | ## 6.9. SATA 3.0 The SMARC-sXEL provides one SATA III 6Gb/s port. Table 21: SATA Ports | SMARC connector | ModPHY Lane | HSIO Port | Description | |-----------------|-------------|-----------|---------------------------------| | SATA0 | 10 | SATA 0 | SATA 6Gb/s to SMARC gold finger | ### 6.10. CAN Bus Interfaces The CAN BUS communication according to ISO 11898-1 (identical to the Bosch CAN Protocol Specification 2.0 part A, B) and according to ISO 11898-4 (Time-triggered Communication on CAN). The Can Bus controller supports communication according to CAN FD Protocol Specification 1.0. The CAN FD option can be used together with event-triggered CAN communication. Table 22: CAN Bus | SMARC Connector | EHL Pin | Description | |-----------------|-------------|----------------------------| | CANO_TX | PSE_CANO_TX | Can Port 0 transmit output | | CANO_RX | PSE_CANO_RX | Can Port 0 Receive output | | CAN1_TX | PSE_CAN1_TX | Can Port 1 transmit output | | CAN1_RX | PSE_CAN1_RX | Can Port 1 receive output | ## 6.11. Eeep The embedded EEPROM (EeeP) is connected to I2C\_GP bus from the CPLD and operates at 1.8 V. The EeeP address is A0h (8bit format). The EEPROM retains module parameter information, including the module serial number and data structure and conforms to the PICMG® EEEP Embedded EEPROM Specification. ## 6.12. eMMC Flash Memory (option) The Embedded Multimedia Flash Card (eMMC) is eMMC 5.1 compatible. The standard eMMC Flash memory is MLC. On request eMMC pSLC can be offered. During the manufacturing process, Multi Level Cell (MLC) eMMC is reconfigured to act as pseudo Single Level Cell (pSLC) eMMC to provide improved reliability, endurance and performance. The module's eMMC flash memory supports up to 64 GByte pSLC or 128 GByte MLC. Table 23: eMMC Flash Memory | eMMC NAND Flash | Product Name | |-----------------|------------------| | 64 GByte | MTFC64GAPALBH-IT | | 32 GByte | MTFC32GAPALBH-IT | | 16 GByte | MTFC16GAPALBH-IT | ### 6.13. I2C Bus Support The SMARC-sXEL contains two I2C interfaces I2C\_GP and I2C\_INT capable and data rates of 100 kHz and 400 kHz. ### 6.14. Kontron CPLD The embedded controlled implements Kontron CPLD Specification, KCPLD is connect to EHL eSPI interface to provide the following module/carrier features: - I2C - UART - **GPIO** - Watchdog The embedded controller is responsible for the power sequence and reset control for all components. Table 24: Kontron CPLD | PCH PIN | CPLD I/O | Description | |----------------------------|--------------------|---------------------| | GP_G[15:18] / ESPI_IO[0:3] | G10, F12, F13, E13 | | | GP_G21 / ESPI_CLK | G9 | Dedicated clock pin | | GP_G22 / ESPI_RSTO_N | F9 | | | GP_G20 / ESPI_CSO_N | F10 | | | GP_B03 / ESPI_ALERTO_N | E12 | | ### 6.15. RTC The RTC keeps track of the current time accurately. The RTC's low power consumption means that the RTC can be powered from an alternative source of power enabling the RTC to continue to keep time while the primary source of power is off or unavailable. The RTC's battery voltage range is 2.0 V to 3.25 V. Typical RTC values are 3 V and less than 10 $\mu$ A. If the module is powered by mains supply, the RTC voltage is generated by on-module regulators, to reduce RTC current draw. The SMARC-sXEL supports an internal RTC by default with the option for an external RTC on request such as a lithium cell or super cap on the carrier board. Using the SMARC-sXEL without RTC battery voltage supply may result in improper behavior. Contact <u>Kontron Support</u> in case you plan a carrier design without RTC battery. ### 6.16. SDIO The SDIO interface supports a 4-bit SD card with support lines on the carrier board. The SD Cards voltage level is 3.3V. Table 25: SDIO Interface | SMARC Connector | EHL Pin | Description | |-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDIO_WP | SD_SDIO_WP | SDIO Write Protect | | | | Denotes the state of the write-protect tab on SD cards. | | SDIO_CMD | SDCARD_CMD | SDIO Command/Response | | | | For card initialization and for command transfers. During initialization mode this signal is open drain. During command transfer this signal is in push-pull mode. | | SDIO_CD# | SD_SDIO_CD_N | SDIO Card Detect | | | | Indicates when a SDIO/MMC card is present. | | SDIO_CK | SD_SDIO_CLK | SDIO Clock | | | | With each cycle a one-bit transfer on the command and each data line occurs. | | SDIO_PWR_EN | SD_SDIO_PWR_EN_N | SDIO Power Enable | | | | Enable the power being supplied to a SD/MMC card device. | | SDIO_D[3:0] | SD_SDIO_D[3:0] | SDIO Data lines | | | | These signals operate in push-pull mode at 3.3 V | #### 6.17. SPI Interfaces The Serial Peripheral Interface (SPI) bus is a synchronous serial data link where devices communicate in master/slave mode and the master device initiates the data frame. Multiple slave devices are allowed with individual slave select (chip select) lines. The SPI interface may only be used with a SPI Flash device to boot from the external BIOS on the carrier board. The SMARC-sXEL supports two SPI interfaces. - SMARC connector SPIO connects to the EHL FSPI. This interfaces supports serial flash for BIOS firmware. FSPI supports on-module and carrier boot from SPI according to boot select setting. - SMARC connector's SPI1 connects to the EHL general purpose SIO\_SPI2. General purpose SPI is provided by the SMARC Eval Carrier eSPI connector (J47). # 6.17.1. SPI Boot Flash Chip The SPI Flash chip stores the BIOS to be booted. The SMARC-sXEL supports SPI boot from the 32 MByte SPI Flash chip on the board and an external 32 MByte SPI Flash chip on the carrier board. The SPI flash chip on the carrier is required to be 32MByte (256MBit). The module's SPI voltage is 1.8V. Booting takes place either from the on-module SPI Flash chip or the external SPI Flash chip on the carrier board. To select the SPI to boot from, see Chapter 8.1: Boot Select. The supported SPI Boot Flash Types for are listed in the following table. Table 26: Supported SPI Boot Flash Types | Size | Manufacturer | Part Number | Device ID | |------|--------------|-------------|-----------------| | 32MB | Winbond | W25Q256JW | EFh / 60h / 19h | ## 6.18. TPM 2.0 The Trusted Platform Module (TPM) 2.0 technology stores RSA encryption keys specific to the host system for hardware authentication Each TPM contains an RSA key pair called the Endorsement Key (EK). The pair is maintained inside the TPM and cannot be accessed by software. The Storage Root Key (SRK) is created when a user or administrator takes ownership of the system. This key pair is generated by the TPM based on the Endorsement Key and an owner-specified password. A second key, called an Attestation Identity Key (AIK) protects the device against unauthorized firmware and software modification by hashing critical sections of firmware and software before they are executed. When the system attempts to connect to the network, the hashes are sent to a server that verifies they match the expected values. If any of the hashed components have been modified since the last start, the match fails, and the system cannot gain entry to the network. The SMARC-sXEL supports the built-in CPU firmware TPM (fTPM) using the integrated TPM 2.0 capability of the Intel Platform Trusted Technology (Intel® PTT). Also known as firmware TPM (fTPM). Hardware TPM is an option. ### 6.19. UART Interfaces The UART serial communications interface option supports up to three serial RX/TX ports defined, where one port is supported by the PCH and two ports are supported by the on-module CPLD. The UART option is 16550 compatible and features: - ▶ 64-byte TX /RX host controller FIFOs - On-chip bit rate (baud rate) generator - Prioritized interrupt identification - Programmable FIFO enable/disable #### Table 27: UART Serial Port | SMARC Connector | PCH Pin | CPLD Pin | Description | |-----------------|-----------------|---------------|-------------------------------------------| | SER0_TX | SIO_UART1_TXD | | Asynchronous Serial Data Output Port 0 | | SERO_RX | SIO_UART1_RXD | | Asynchronous Serial Data Input Port 0 | | SERO_RTS# | SIO_UART1_RTS_N | | Request to Send Handshake Line for Port 0 | | SER0_CTS# | SIO_UART1_CTS_N | | Clear to Send Handshake Line for Port 0 | | SER1_TX | | po_uart_tx[0] | | | SER1_RX | | po_uart_rx[0] | | | SER3_TX | | po_uart_tx[1] | | | SER3_RX | | po_uart_rx[1] | | # 7/ Pin Definitions The following sections provide pin definitions and detailed description of all on-board connectors. The connector definitions follow the following notation. Table 28: Connector Definitions | Product Number | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | <b>S</b> hows the pin-numbers in the connector. The graphical layout of the connector definition tables is made similar to the physical connectors. | | Signal | The mnemonic name of the signal at the current pin. The notation "XX#" states that the signal "XX" is active low. | | Туре | Al: Al: Analog Input AO: AO: Analog Output I I: Input, TTL compatible if nothing else stated IO IO: Input / Output, TTL compatible if nothing else stated IOT: IOT: Bi-directional tristate IO pin. IS: IS: Schmitt-trigger input, TTL compatible. IOC IOC: Input / open-collector Output, TTL compatible IOD IOD: Input / Output, CMOS level Schmitt-triggered (Open drain output) NC NC: Not Connected O: Output, TTL compatible OC OC: Output, open-collector or open-drain, TTL compatible OT OT: Output with tri-state capability, TTL compatible LVDS LVDS: Low Voltage Differential Signal PWR PWR: Power supply or ground reference pins | | | Ioh: Typical current in mA flowing out of an output pin through a grounded load, while the output voltage is > 2.4 V DC (if nothing else stated). Iol: Typical current in mA flowing into an output pin from a VCC connected load, while the output voltage is < 0.4 V DC (if nothing else stated) | | Pull U/D | On-board pull-up or pull-down resistors on input pins or open-collector output pins | | Note | Special remarks concerning the signal | | Designation | Type and number of item described | ## 7.1. Smart Connector The SMARC connector has different pins on both sides: - Top side: 74-pins are on the left side, 82-pins on the right side - Bottom side: 75-pins are on the left side, 83-pins on the right side Figure 15: SMARC Connector 314-Pin 1 Top side connector pins P[1-156] and on the 2 Connector-key gap reverse side, bottom side connector pins S[1-158] Table 29: SMARC Pinout Legend | Signal | Description | |---------|---------------------------------| | DP-I | Differential Pair Input | | DP-I/O | Differential Pair Input/Output | | 1/0-3.3 | Bi-directional 3.3 V I/O signal | | I-3.3 | 3.3 V Input | | PWRGND | Power Ground | | OD | Output Open Drain | | NC | Not Connected | | o-1.8 | 1.8 V Output | | DP-0 | Differential Pair Output | | 1/0-1.8 | Bi-directional 1.8 V I/O signal | | I-5.0 | 5.0 V Input | | 0-3.3 | 3.3 V Output | # 7.1.1. Pinout of SMARC Connector (Top Side) Table 30: SMARC 2.1 Specification Pinout (Top side) | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | |-----------|------------|------------------------------------------------|-------------------------|------------------|---------------| | P1 | SMB_ALERT# | SMBus Alert# (Interrupt)<br>Signal | I OD CMOS<br>1.8 to 5 V | PU 2k2 | | | P2 | GND | | | | | | P3 | CSI1_CK+ | CSI1 differential clock input (point to point) | I D-PHY | | Not Connected | | P4 | CSI1_CK- | CSI1 differential clock input (point to point) | I D-PHY | | Not Connected | | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | | | | |-----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|--------------------------------------------------------|----------------------------|------------------------------------------------------------|--------------| | P5 | GBE1_SDP | IEEE 1588 Trigger Signal for<br>Hardware Implementation of<br>PTP (Precision Time Protocol) | I/O CMOS<br>3.3V | | | | | | | P6 | GBE0_SDP | IEEE 1588 Trigger Signal for<br>Hardware Implementation of<br>PTP (Precision Time Protocol) | I/O CMOS<br>3.3V | | | | | | | P7 | CSI1_RX0+ | CSI1 differential input (point to point) | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | P8 | CSI1_RX0- | CSI1 differential input (point to point) | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | P9 | GND | | | | | | | | | P10 | CSI1_RX1+ | CSI1 differential input (point to point) | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | P11 | CSI1_RX1- | CSI1 differential input (point to point) | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | P12 | GND | | | | | | | | | P13 | CSI1_RX2+ | CSI1 differential input (point to point) | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | P14 | CSI1_RX2- | CSI1 differential input (point to point) | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | P15 | GND | | | | | | | | | P16 | CSI1_RX3+ | CSI1 differential input (point to point) | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | P17 | CSI1_RX3- | CSI1 differential input (point to point) | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | P18 | GND | | | | | | | | | P19 | GBEO_MDI3- | External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 GBE transceivers Carrier | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pairs | 2, 3. The MI<br>and 10Mbit | erface Diffe<br>OI can opera<br>:/sec mode<br>ed in some i | ate in<br>s. | | | | Parallel Termination: Secondary side center tap | | | | 1000 | 100 | 10 | | | | terminations appropriate for<br>Gigabit Ethernet | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | implementations | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | P20 | GBE0_MDI3+ | Differential Pair Signals for<br>External Transformer Carrier<br>Series Termination:<br>Magnetics Module<br>appropriate for 10/100/1000<br>GBE transceivers Carrier<br>Parallel Termination: | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pairs | 2, 3. The MI<br>and 10Mbit | erface Diffe<br>OI can opera<br>:/sec mode<br>ed in some i | ate in<br>s. | | | | Secondary side center tap | | | | 1000 | 100 | 10 | | | | terminations appropriate for<br>Gigabit Ethernet | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | implementations | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | | | | | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------| | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | | P21 | GBE0_LINK100# | Link Speed Indication LED for<br>GBE0 100Mbps | 0 0D CM0S<br>3.3V | | Shall be at | ole to sink 2<br>O current. | 24mA or mo | ore | | | P22 | GBE0_LINK1000<br># | Link Speed Indication LED for<br>GBE0 1000Mbps | 0 OD CMOS<br>3.3V | | Shall be at<br>Carrier LEI | ole to sink 2<br>O current. | ?4mA or mo | ore | | | P23 | GBE0_MDI2- | Differential Pair Signals for<br>External Transformer Carrier<br>Series Termination:<br>Magnetics Module<br>appropriate for 10/100/1000<br>GBE transceivers Carrier<br>Parallel Termination: | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pair | nernet Cont<br>vendent Inte<br>2, 3. The ME<br>and 10Mbit<br>rs are unuse<br>to the follo | erface Diffe<br>II can opera<br>/sec mode<br>ed in some | ate in<br>s.<br>modes | | | | | Secondary side center tap | | | | 1000 | 100 | 10 | | | | | terminations appropriate for Gigabit Ethernet | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | | implementations | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | | P24 | GBEO_MDI2+ Differential Pair Signals for External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 GBE transceivers Carrier | | External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 | External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 | | | nernet Cont<br>bendent Inte<br>2, 3. The ME<br>and 10Mbit<br>s are unuse<br>to the follo | erface Diffe<br>Il can opera<br>/sec mode<br>ed in some i | ate in<br>s. | | | | Parallel Termination: Secondary side center tap terminations appropriate for Gigabit Ethernet implementations | | | | 1000 | 100 | 10 | | | | | | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | | | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | | P25 | GBEO_LINK_<br>ACT# | Link / Activity Indication LED<br>Driven Low on Link (10, 100 or<br>1000 Mbps) Blinks on Activity | 0 OD CMOS<br>3.3V | | Shall be at<br>Carrier LEI | ole to sink 2<br>O current. | 24mA or mo | ore | | | P26 | GBEO_MDI1- | Differential Pair Signals for<br>External Transformer Carrier<br>Series Termination:<br>Magnetics Module<br>appropriate for 10/100/1000<br>GBE transceivers Carrier<br>Parallel Termination: | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pairs | nernet Cont<br>endent Inte<br>2, 3. The ME<br>and 10Mbit<br>s are unuse<br>to the follo | erface Diffe<br>Il can opera<br>/sec mode<br>ed in some i | ate in<br>s. | | | | | Secondary side center tap | | | | 1000 | 100 | 10 | | | | terr<br>Giga | terminations appropriate for<br>Gigabit Ethernet | | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | implementations | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | | | | |-----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------| | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | MDI3 | B1_D | | | | | | | | | +/- | D+/- | | | | P27 | GBEO_MDI1+ | Differential Pair Signals for<br>External Transformer Carrier<br>Series Termination:<br>Magnetics Module<br>appropriate for 10/100/1000<br>GBE transceivers Carrier<br>Parallel Termination: | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pairs | nernet Cont<br>pendent Into<br>2, 3. The MI<br>and 10Mbit<br>s are unuse<br>to the follo | erface Diffe<br>OI can oper<br>:/sec mode<br>ed in some | ate in<br>s. | | | | Secondary side center tap | | | | 1000 | 100 | 10 | | | | terminations appropriate for<br>Gigabit Ethernet | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | implementations | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | P28 | GBEO_CTREF | Center-Tap Reference Voltage for Carrier Board Ethernet Magnetic (if required by the Module GBE PHY) | Analog 0 to<br>3.3V max | | | | | | | P29 | GBEO_MDIO- | Differential Pair Signals for External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 GBE transceivers Carrier Parallel Termination: Secondary side center tap terminations appropriate for Cigabit Ethernet implementations | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pair:<br>according<br>MDI0<br>+/-<br>MDI1 | nernet Cont<br>pendent Into<br>2, 3. The MI<br>and 10Mbit<br>is are unuse<br>to the follo<br>B1_D<br>A+/-<br>B1_D | erface Diffe<br>OI can oper<br>:/sec mode<br>ed in some | ate in<br>s. | | | | | | | +/-<br>MDI2<br>+/-<br>MDI3 | B+/-<br>B1_D<br>C+/-<br>B1_D | - | - | | P30 | GBEO_MDIO+ | Differential Pair Signals for External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 GBE transceivers Carrier Parallel Termination: Secondary side center tap terminations appropriate for Gigabit Ethernet implementations | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pairs | D+/- nernet Cont pendent Into 2, 3. The ME and 10Mbit s are unuse to the follo 1000 B1_D A+/- B1_D B+/- B1_D C+/- | erface Diffe<br>OI can oper<br>:/sec mode<br>ed in some | ate in<br>s. | | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | | | | |-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------|------------| | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | P31 | SPI0_CS1# | SPIO Master Chip Select 1 | 0 CM0S 1.8V | | | | | • | | P32 | GND | | | | | | | | | P33 | SDIO_WP | SDIO Write Protect. This signal denotes the state of the write-protect tab on SD cards. | I OD CMOS<br>1.8V / 3.3V | PU 10k | | | | | | P34 | SDIO_CMD | SDIO Command/Response. This signal is used for card initialization and for command transfers. During initialization mode this signal is open drain. During command transfer this signal is in push-pull mode. | I/O CMOS<br>1.8V / 3.3V | | SDIO controller may detect SD Cards voltage level (1.8V for UHS-I and 3.3V for standard) and adjust its I/O voltage level accordingly | | | | | P35 | SDIO_CD# | SDIO Card Detect. This signal indicates when a SDIO/MMC card is present. | I OD CMOS<br>1.8V / 3.3V | PU 10k | | | | | | P36 | SDIO_CK | SDIO Clock. With each cycle of<br>this signal a one-bit transfer<br>on the command and each<br>data line occurs. | O CMOS 1.8V<br>/ 3.3V | | SDIO contr<br>voltage lev<br>standard)<br>accordingl | vel (1.8V fo<br>and adjus | r UHS-I an | d 3.3V for | | P37 | SDIO_PWR_EN | SDIO Power Enable. This signal is used to enable the power being supplied to a SD/MMC card device. | O CMOS<br>3.3V | | Should be<br>the Modul | | in Standb | y Mode by | | P38 | GND | | | | | | | | | P39 | SDIO_DO | SDIO Data lines. These signals operate in push-pull mode. | I/O CMOS<br>1.8V / 3.3V | | SDIO contr<br>voltage lev<br>standard)<br>accordingl | vel (1.8V fo<br>and adjust | r UHS-I an | d 3.3V for | | P40 | SDIO_D1 | SDIO Data lines. These signals operate in push-pull mode. | I/O CMOS<br>1.8V / 3.3V | | SDIO contr<br>voltage lev<br>standard)<br>accordingl | vel (1.8V fo<br>and adjust | r UHS-I an | d 3.3V for | | P41 | SDIO_D2 | SDIO Data lines. These signals operate in push-pull mode. | I/O CMOS<br>1.8V / 3.3V | | SDIO contr<br>voltage lev<br>standard)<br>accordingl | vel (1.8V fo<br>and adjust | r UHS-I an | d 3.3V for | | P42 | SDIO_D3 | SDIO Data lines. These signals operate in push-pull mode. | I/O CMOS<br>1.8V / 3.3V | | SDIO contr<br>voltage lev<br>standard)<br>accordingl | vel (1.8V fo<br>and adjust | r UHS-I an | d 3.3V for | | P43 | SPI0_CS0# | SPI0 Master Chip Select 0 | 0 CM0S 1.8V | | This signal | | ed to seled | ct Carrier | | P44 | SPIO_CK | SPI0 Clock | 0 CM0S 1.8V | | | | | | | P45 | SPI0_DIN | SPI0 Master input / Slave output | I CMOS 1.8V | | also referr | ed to as M | 1150 | | | P46 | SPI0_DO | SPI0 Master output / Slave input | 0 CM05 1.8V | | also referr | ed to as M | 10SI | | | P47 | GND | | | | | | | | | P48 | SATA_TX+ | Serial ATA Channel 0<br>Transmit Output Differential<br>Pair | O SATA | | Series AC o | coupled or | Module 10 | OnF | | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | |-----------|----------------------------------------|------------------------------------------------------------------|---------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | P49 | SATA_TX- | Serial ATA Channel 0<br>Transmit Output Differential<br>Pair | O SATA | | Series AC coupled on Module 10nF | | P50 | GND | | | | | | P51 | SATA_RX+ | Serial ATA Channel 0 Receive<br>Input Differential Pair | ISATA | | Series AC coupled on Module 10nF | | P52 | SATA_RX- | Serial ATA Channel 0 Receive<br>Input Differential Pair | ISATA | | Series AC coupled on Module 10nF | | P53 | GND | | | | | | P54 | ESPI_CS0# / | ESPI1 Master Chip Select 0 | 0 CM0S 1.8V | | | | | SPI1_CS0# / | SPI1 Master Chip Select 0 | 0 CM0S 1.8V | | | | | QSPI_CS0# | QSPI Master Chip Select 0 | 0 CM0S 1.8V | | | | P55 | ESPI_CS1# / | ESPI1 Master Chip Select 1 | 0 CM0S 1.8V | | | | | SPI1_CS1# / | SPI1 Master Chip Select 1 | 0 CM0S 1.8V | | | | | QSPI_CS1# | QSPI Master Chip Select 1 | 0 CM0S 1.8V | | | | P56 | ESPI_CK / | ESPI Master Clock Output | 0 CM0S 1.8V | | | | | SPI1_CK / | SPI1 Clock | 0 CM0S 1.8V | | | | | QSPI_CK | QSPI Clock | 0 CM05 1.8V | | | | P57 | ESPI_IO_1 /<br>SPI1_DIN /<br>QSPI_IO_1 | ESPI Master Data Input /<br>Output | I/O CMOS<br>1.8V | | In Single I/O mode, ESPI_IO_0 is the eSPI master output / eSPI slave input (MOSI) whereas ESPI_IO_1 is the SPI master input / eSPI slave output (MISO). | | | | SPI1 Master input / Slave<br>output | I CMOS 1.8V | | also referred to as MISO | | | | QSPI Data input / output | I/O CMOS<br>1.8V | | | | P58 | ESPI_IO_0 /<br>SPI1_DO /<br>QSPI_IO_0 | ESPI Master Data Input /<br>Output | I/O CMOS<br>1.8V | | In Single I/O mode, ESPI_IO_0 is the eSPI master output / eSPI slave input (MOSI) whereas ESPI_IO_1 is the SPI master input / eSPI slave output (MISO). | | | | SPI1 Master output / Slave input | 0 CMOS 1.8V | | also referred to as MOSI | | | | QSPI Data input / output | I/O CMOS<br>1.8V | | | | P59 | GND | | | | | | P60 | USB0+ | USB Differential Data Pairs<br>for Port 0 | I/O USB | | | | P61 | USB0- | USB Differential Data Pairs<br>for Port 0 | I/O USB | | | | P62 | USB0_EN_OC# | USB Over-Current Sense for<br>Port 0 | I/O OD<br>CMOS 3.3V | PU 10k | Pulled low by Module OD driver to disable USBO power. Pulled low by Carrier OD driver to indicate overcurrent situation. | | P63 | USB0_VBUS_DE<br>T | USB Port 0 Host Power<br>Detection | I USB VBUS<br>5V | | When this Port is used as a device it can be connected to a USB client port VBUS pin. | | P64 | USB0_OTG_ID | Input Pin to Announce OTG<br>Device Insertion on USB 2.0<br>Port | | | Resistor value to ground according to USB specification | | P65 | USB1+ | USB Differential Data Pairs<br>for Port 1 | I/O USB | | | <u>www.kontron.com</u> // 45 | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | |-----------|-------------------|----------------------------------------------------|---------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------| | P66 | USB1- | USB Differential Data Pairs<br>for Port 1 | I/O USB | | | | P67 | USB1_EN_OC# | USB Over-Current Sense for<br>Port 1 | I/O OD<br>CMOS 3.3V | PU 10k | Pulled low by Module OD driver to disable USB1 power. Pulled low by Carrier OD driver to indicate overcurrent situation. | | P68 | GND | | | | | | P69 | USB2+ | USB Differential Data Pairs<br>for Port 2 | I/O USB | | | | P70 | USB2- | USB Differential Data Pairs<br>for Port 2 | I/O USB | | | | P71 | USB2_EN_OC# | USB Over-Current Sense for<br>Port 2 | I/O OD<br>CMOS 3.3V | PU 10k | Pulled low by Module OD driver to disable USB2 power. Pulled low by Carrier OD driver to indicate overcurrent situation. | | P72 | RSVD | | | | | | P73 | RSVD | | | | | | P74 | USB3_EN_OC# | USB Over-Current Sense for<br>Port 3 | I/O OD<br>CMOS 3.3V | PU 10k | Pulled low by Module OD driver to<br>disable USB3 power. Pulled low by<br>Carrier OD driver to indicate over-<br>current situation | | P75 | PCIE_A_RST# | PCIe Port A reset output | O CMOS<br>3.3V | | | | P76 | USB4_EN_OC# | USB Over-Current Sense for<br>Port 4 | I/O OD<br>CMOS 3.3V | PU 10k | Pulled low by Module OD driver to disable USB4 power. Pulled low by Carrier OD driver to indicate overcurrent situation. | | P77 | PCIE_B_CKREQ<br># | PCIe Port B clock request | IO OD CMOS<br>3.3V | >10k PU | Can be used for power saving mode on PCIe - Pulled up or terminated on Module | | P78 | PCIE_A_CKREQ<br># | PCIe Port A clock request | IO OD CMOS<br>3.3V | >10k PU | Can be used for power saving mode on PCIe - Pulled up or terminated on Module | | P79 | GND | | | | | | P80 | PCIE_C_REFCK+ | Differential PCIe Link C<br>reference clock output | O PCIE | | | | P81 | PCIE_C_REFCK- | Differential PCIe Link C<br>reference clock output | O PCIE | | | | P82 | GND | | | | | | P83 | PCIE_A_REFCK+ | Differential PCIe Link A reference clock output | O PCIE | | | | P84 | PCIE_A_REFCK- | Differential PCIe Link A reference clock output | O PCIE | | | | P85 | GND | | | | | | P86 | PCIE_A_RX+ | Differential PCIe link A receive data pair | I PCIE | | Series AC coupled off Module 75-265nF depending on PCIe generation | | P87 | PCIE_A_RX- | Differential PCIe link A receive data pair | I PCIE | | Series AC coupled off Module 75-265nF depending on PCIe generation | | P88 | GND | | | | | | P89 | PCIE_A_TX+ | Differential PCIe link A<br>transmit data pair | O PCIE | | Series AC coupled on Module 75-265nF depending on PCIe generation | | P90 | PCIE_A_TX- | Differential PCIe link A<br>transmit data pair | O PCIE | | Series AC coupled on Module 75-265nF depending on PCIe generation | | P91 | GND | | | | | | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | |-----------|----------------------------|--------------------------------------------------------------------------------------|---------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P92 | HDMI_D2+ /<br>DP1_LANE0+ | HDMI Port, Differential Pair<br>Data Lines | O TMDS<br>HDMI | | | | | | Secondary DP Port<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | P93 | HDMI_D2- /<br>DP1_LANE0- | HDMI Port, Differential Pair<br>Data Lines | O TMDS<br>HDMI | | | | | | Secondary DP Port<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | P94 | GND | | | | | | P95 | HDMI_D1+ /<br>DP1_LANE1+ | HDMI Port, Differential Pair<br>Data Lines | O TMDS<br>HDMI | | | | | | Secondary DP Port<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | P96 | HDMI_D1- /<br>DP1_LANE1- | HDMI Port, Differential Pair<br>Data Lines | O TMDS<br>HDMI | | | | | | Secondary DP Port<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | P97 | GND | | | | | | P98 | HDMI_D0+ /<br>DP1_LANE2+ | HDMI Port, Differential Pair<br>Data Lines | O TMDS<br>HDMI | | | | | | Secondary DP Port<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | P99 | HDMI_D0-/<br>DP1_LANE2- | HDMI Port, Differential Pair<br>Data Lines | O TMDS<br>HDMI | | | | | | Secondary DP Port<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | P100 | GND | | | | | | P101 | HDMI_CK+ /<br>DP1_LANE3+ | HDMI Port, Differential Pair<br>Data Lines | O TMDS<br>HDMI | | | | | | Secondary DP Port<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | P102 | HDMI_CK- /<br>DP1_LANE3- | HDMI Port, Differential Pair<br>Data Lines | O TMDS<br>HDMI | | | | | | Secondary DP Port<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | P103 | GND | | | | | | P104 | HDMI_HPD /<br>DP1_HPD | HDMI Hot Plug Active High<br>Detection Signal that Serves<br>as an Interrupt Request | I CMOS 1.8V | PD 1M | Important: Module shall tolerate high level in stand-by mode | | | | DP Hot Plug Detect Input | I CMOS 1.8V | PD 1M | Module must tolerate high level in stand-by mode. The Carrier shall include a blocking FET on DP1_HPD to prevent back-drive current from damaging the Module. | | P105 | HDMI_CTRL_CK<br>/ DP1_AUX+ | I2C_CLK Line Dedicated to<br>HDMI | I/O OD<br>CMOS 1.8V | PU 100K | Level shifter FET and SV PU resistor shall be placed between the Module and the HDMI connector. Stronger pull-up is demanded to the carrier board. The pull-ups may be part of an integrated HDMI ESD protection and control-line level shift device, such as the Texas Instruments TPD12S016. If discrete Carrier pull-ups are used, the value | <u>www.kontron.com</u> // 47 | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | |-----------|------------------------------|----------------------------------------------------------------------------------------------|-----------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | depends on the individual carrier board implementation. | | | | Secondary DP Port. Bidirectional Channel used for Link Management and Device Control | I/O DP 3.3V | PD 100k | AC coupled on Module. If DP1_AUX_SEL=0 (DP mode): AC coupled on module, 100k PD. If DP1_AUX_SEL=1 (HDMI mode): DC coupled, CMOS, 100k PU. In case of HDMI over DP++ implementation, stronger pull-up is demanded to the Carrier Board. | | P106 | HDMI_CTRL_DA<br>T / DP1_AUX- | IZC_DAT Line Dedicated to<br>HDMI | I/O OD<br>CMOS 1.8V | PU 100K | Level shifter FET and 5V PU resistor shall be placed between the Module and the HDMI connector. Stronger pull-up is demanded to the carrier board. The pull-ups may be part of an integrated HDMI ESD protection and control-line level shift device, such as the Texas Instruments TPD12S016. If discrete Carrier pull-ups are used, the value depends on the individual carrier board implementation. | | | | Secondary DP Port<br>Bidirectional Channel used<br>for Link Management and<br>Device Control | I/O DP 3.3V | PU 100k | AC coupled on Module. If DP1_AUX_SEL=0 (DP mode): AC coupled on module, 100k PU. If DP1_AUX_SEL=1 (HDMI mode): DC coupled, CMOS, 100k PU. In case of HDMI over DP++ implementation, stronger pull-up is demanded to the Carrier Board. | | P107 | DP1_AUX_SEL | Strapping Signal to Enable<br>Either HDMI or DP Output | I CMOS 1.8V | PD 1M | Pulled to GND on Carrier for DP operation in Dual Mode (DP++) implementations. Driven to 1.8V on Carrier for HDMI mode. Module must tolerate high level in stand-by mode. Should be connected to pin 13 of the DisplayPort connector to enable a dual-mode DisplayPort interface. | | P108 | GPIO0 /<br>CAM0_PWR# | Camera 0 Power Enable, active low output. | O CMOS 1.8V | | Shared with GPI00 | | | | GPIO Pin O Preferred Output | I/O CMOS<br>1.8V | PU 470k | Alternative use: CAM0_PWR# | | P109 | GPIO1 /<br>CAM1_PWR# | Camera 1 Power Enable, active low output. | O CMOS 1.8V | | Shared with GPI01 | | | | GPIO Pin 1 Preferred Output | I/O CMOS<br>1.8V | PU 470k | Alternative use: CAM1_PWR# | | P110 | GPIO2 /<br>CAMO_RST# | Camera 0 reset, active low output | O CMOS 1.8V | | Shared with GPIO2 | | | | GPIO Pin 2 Preferred Output | I/O CMOS<br>1.8V | PU 470k | Alternative use: CAM0_RST# | | P111 | GPIO3 /<br>CAM1_RST# | Camera 1 reset, active low output | 0 CMOS 1.8V | | Shared with GPIO3 | | | | GPIO Pin 3 Preferred Output | I/O CMOS<br>1.8V | PU 470k | Alternative use: CAM1_RST# | | P112 | GPIO4 /<br>HDA_RST# | High Definition Audio Reset<br>Output to Codec, low active. | O CMOS 1.8V<br>/ 1.5V | | SMARC requires 1.5V or 1.8V HD Audio signaling. Please check with your Module vendor if 1.5V or 1.8V are supported and use an audio codec that is capable to support the regarding I/O voltage. The SMARC HD Audio pins are shared with | | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | |-----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | the IZS2 pins, which are defined to be 1.8V. This specification ignores the discrepancy between the 1.5V and 1.8V signaling, as the chance of damage in mismatched systems is negligible. | | | | GPIO Pin 4 Preferred Output | I/O CMOS<br>1.8V | PU 470k | Alternative use: HDA_RST# | | P113 | GPI05 /<br>PWM_OUT | GPIO Pin 5 Preferred Output | I/O CMOS<br>1.8V | PU 470k | Alternative use: PWM_OUT | | | | Fan Speed Control | 0 CM05 1.8V | PU 470k | Uses the Pulse Width Modulation (PWM) technique to control the fan's RPM. | | P114 | GPIO6 / TACHIN | GPIO Pin 6 Preferred Input | I/O CMOS<br>1.8V | PU 470k | Alternative use: TACHIN | | | | Fan Tachometer Input | I CMOS 1.8V | PU 470k | | | P115 | GPI07 | GPIO Pin 7 Preferred Input | I/O CMOS<br>1.8V | PU 470k | | | P116 | GPI08 | GPIO Pin 8 Preferred Input | I/O CMOS<br>1.8V | PU 470k | | | P117 | GPI09 | GPIO Pin 9 Preferred Input | I/O CMOS<br>1.8V | PU 470k | | | P118 | GPI010 | GPIO Pin 10 Preferred Input | I/O CMOS<br>1.8V | PU 470k | | | P119 | GPI011 | GPIO Pin 11 Preferred Input | I/O CMOS<br>1.8V | PU 470k | | | P120 | GND | | | | | | P121 | I2C_PM_CK | Power management I2C bus<br>CLK | I/O OD<br>CMOS 1.8V | PU 2k2 | On x86 systems these serve as SMB CLK. | | P122 | I2C_PM_DAT | Power management I2C bus<br>DATA | I/O OD<br>CMOS 1.8V | PU 2k2 | On x86 systems these serve as SMB DATA. | | P123 | BOOT_SELO# | Input straps determine the Module boot device. | I OD CMOS<br>1.8V | PU 10k | Driven by OD on Carrier. | | P124 | BOOT_SEL1# | Input straps determine the Module boot device. | I OD CMOS<br>1.8V | PU 10k | Driven by OD on Carrier. | | P125 | BOOT_SEL2# | Input straps determine the Module boot device. | I OD CMOS<br>1.8V | PU 10k | Driven by OD on Carrier. | | P126 | RESET_OUT# | General purpose reset output to Carrier Board. | 0 CM05 1.8V | | | | P127 | RESET_IN# | Reset input from Carrier Board. Carrier drives low to force a Module reset, floats the line otherwise. This signal Shall be level triggered during bootup to allow to stop booting of the module. After bootup it May act as an edge triggered signal. | I OD CMOS<br>1.8 to 5 V | PU 10k | Driven by OD on Carrier. | | P128 | POWER_BTN# | Power-button input from<br>Carrier Board. Carrier to float<br>the line in in-active state.<br>Active low, level sensitive.<br>Should be debounced on the<br>Module. | I OD CMOS<br>1.8 to 5 V | PU 10k | Driven by OD on Carrier. | | P129 | SERO_TX | Asynchronous Serial Data<br>Output Port 0 | 0 CM0S 1.8V | | | | P-<br>PIN | Primary | Description | Туре | Termin-<br>ation | Comment | |-----------|-----------|----------------------------------------------------|-------------------------|------------------|---------------| | P130 | SER0_RX | Asynchronous Serial Data<br>Input Port 0 | I CMOS 1.8V | PU 100k | | | P131 | SERO_RTS# | Request to Send Handshake<br>Line for Port 0 | O CMOS 1.8V | | | | P132 | SERO_CTS# | Clear to Send Handshake Line for Port 0 | I CMOS 1.8V | | | | P133 | GND | | | | | | P134 | SER1_TX | Asynchronous Serial Data<br>Output Port 1 | 0 CM0S 1.8V | | | | P135 | SER1_RX | Asynchronous Serial Data<br>Input Port 1 | I CMOS 1.8V | PU 100k | | | P136 | SER2_TX | Asynchronous Serial Data<br>Output Port 2 | O CMOS 1.8V | | Not connected | | P137 | SER2_RX | Asynchronous Serial Data<br>Input Port 2 | I CMOS 1.8V | | Not connected | | P138 | SER2_RTS# | Request to Send Handshake<br>Line for Port 2 | 0 CM05 1.8V | | Not connected | | P139 | SER2_CTS# | Clear to Send Handshake Line for Port 2 | I CMOS 1.8V | | Not connected | | P140 | SER3_TX | Asynchronous Serial Data<br>Output Port 3 | 0 CM0S 1.8V | | | | P141 | SER3_RX | Asynchronous Serial Data<br>Input Port 3 | I CMOS 1.8V | PU 100k | | | P142 | GND | | | | | | P143 | CANO_TX | CAN Port 0 Transmit Output | 0 CM0S 1.8V | | | | P144 | CAN0_RX | CAN Port 0 Receive Input | I CMOS 1.8V | | | | P145 | CAN1_TX | CAN Port 1 Transmit Output | 0 CM0S 1.8V | | | | P146 | CAN1_RX | CAN Port1 Receive Input | I CMOS 1.8V | | | | P147 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | | P148 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | | P149 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | | P150 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | | P151 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | | P152 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | | P153 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | | P154 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | | P155 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | | P156 | VDD_IN | Module power input voltage - 3.3V min to 5.25V max | Analog 3.3V<br>to 5.25V | | | # 7.1.2. Pinout of SMARC Connector (Bottom Side) Table 31: SMARC 2.1 Specification Pinout (bottom side) | S-<br>Pin | Secondary | Description | Type | Termin-<br>ation | Comment | | | | |------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------| | S1 | CSI1_TX+ /<br>I2C_CAM1_CK | I2C clock for serial camera<br>data support link or<br>differential data lane | I/O OD<br>CMOS / O<br>M-PHY 1.8V | PU 2.2K | Not Conne | ected | | | | 52 | CSI1_TX- /<br>I2C_CAM1_DAT | I2C data for serial camera<br>data support link or<br>differential data lane | I/O OD<br>CMOS / O<br>M-PHY 1.8V | PU 2.2K | Not Conne | ected | | | | S3 | GND | | | | | | | | | 54 | RSVD | | | | Not Conne | cted | | | | S5 | CSI0_TX+ /<br>I2C_CAM0_CK | I2C clock for serial camera<br>data support link or<br>differential data lane | I/O OD<br>CMOS / O<br>M-PHY 1.8V | PU 2.2K | Not Conne | ected | | | | S6 | CAM_MCK | | | | Not Conne | cted | | | | <b>S</b> 7 | CSI0_TX- /<br>I2C_CAM0_DAT | I2C data for serial camera<br>data support link or<br>differential data lane | I/O ODvMOS<br>/ O M-PHY<br>1.8V | PU 2.2K | Not Conne | ected | | | | 58 | CSIO_CK+ | CSIO differential clock input (point to point) | I D-PHY | | Not Conne | ected | | | | 59 | CSIO_CK- | CSIO differential clock input (point to point) | I D-PHY | | Not Conne | ected | | | | S10 | GND | | | | | | | | | S11 | CSIO_RXO+ | CSIO differential input | I D-PHY / I<br>M-PHY | | Not Conne | ected | | | | S12 | CSIO_RXO- | CSIO differential input | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | S13 | GND | | | | | | | | | S14 | CSIO_RX1+ | CSIO differential input | I D-PHY / I<br>M-PHY | | Not Conne | cted | | | | S15 | CSIO_RX1- | CSIO differential input | I D-PHY / I<br>M-PHY | | Not Conne | ected | | | | S16 | GND | | | | | | | | | S17 | GBE1_MDI0+ | Differential Pair Signals for<br>External Transformer Carrier<br>Series Termination:<br>Magnetics Module<br>appropriate for 10/100/1000<br>GBE transceivers Carrier<br>Parallel Termination: | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pairs | nernet Cont<br>bendent Into<br>2, 3. The MI<br>and 10Mbit<br>s are unuse<br>to the follo | erface Diffe<br>OI can oper<br>:/sec mode<br>ed in some | ate in<br>s. | | | | Secondary side center tap | | | | 1000 | 100 | 10 | | | | terminations appropriate for<br>Gigabit Ethernet | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | implementations | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | S18 | GBE1_MDI0- | Differential Pair Signals for<br>External Transformer Carrier<br>Series Termination:<br>Magnetics Module | I/O GBE MDI | | Dependen<br>1, 2, 3. The | nernet Cont<br>t Interface<br>MDI can op<br>t/sec mode | Differentia<br>perate in 10 | l Pairs 0, | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | | | | |-----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------| | | | appropriate for 10/100/1000<br>GBE transceivers Carrier | | | | s are unuse<br>to the follo | | modes | | | | Parallel Termination: Secondary side center tap | | | | 1000 | 100 | 10 | | | | terminations appropriate for Gigabit Ethernet | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | implementations | | | MDI1 +/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | S19 | GBE1_LINK100# | Link Speed Indication LED for<br>GBE1 100Mbps | 0 0D CM0S<br>3.3V | | Shall be al<br>Carrier LEI | ole to sink 2<br>O current. | 24mA or mo | ore | | S20 | GBE1_MDI1+ | External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 GBE transceivers Carrier Parallel Termination: Secondary side center tap terminations appropriate for Gigabit Ethernet | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pair | nernet Cont<br>pendent Into<br>2, 3. The ME<br>and 10Mbit<br>s are unuse<br>to the follo | erface Diffe<br>OI can opera<br>/sec mode<br>ed in some i | ate in<br>s. | | | | | | | | 1000 | 100 | 10 | | | | | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | implementations | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | 521 | GBE1_MDI1- | Differential Pair Signals for<br>External Transformer Carrier<br>Series Termination:<br>Magnetics Module<br>appropriate for 10/100/1000<br>GBE transceivers Carrier | I/O GBE MDI | | Gigabit Ethernet Controller 1: Media Dependent Interface Differential Pairs 0, 1, 2, 3. The MDI can operate in 1000, 100, and 10Mbit/sec modes. | | | | | | | | | | | s are unuse<br>to the follo | | modes | | | | Parallel Termination: Secondary side center tap | | | | 1000 | 100 | 10 | | | | terminations appropriate for<br>Gigabit Ethernet | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | implementations | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | 522 | GBE1_LINK1000<br># | Link Speed Indication LED for GBE1 1000Mbps | 0 OD CMOS<br>3.3V | | Shall be al<br>Carrier LEI | ole to sink 2<br>D current. | 24mA or mo | ore | | 523 | GBE1_MDI2+ | Differential Pair Signals for External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 GBE transceivers Carrier Parallel Termination: | I/O GBE MDI | | Gigabit Eth<br>Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pair | nernet Cont<br>bendent Into<br>2, 3. The MI<br>and 10Mbit<br>s are unuse<br>to the follo | erface Diffe<br>OI can opera<br>/sec mode<br>ed in some i<br>wing: | ate in<br>s.<br>modes | | | | Secondary side center tap<br>terminations appropriate for | | | | 1000 | 100 | 10 | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | | | | |------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------|-----------------| | | | Gigabit Ethernet implementations | | | MDI0<br>+/- | B1_D<br>A+/- | TX+/<br>- | TX+/<br>- | | | | | | | MDI1<br>+/- | B1_D<br>B+/- | RX+/<br>- | RX+/<br>- | | | | | | | MDI2<br>+/- | B1_D<br>C+/- | | | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | S24 | GBE1_MDI2- | Differential Pair Signals for External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 GBE transceivers Carrier Parallel Termination: Secondary side center tap terminations appropriate for Gigabit Ethernet implementations | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pairs | 2, 3. The MD<br>and 10Mbit | erface Diffe<br>OI can opera<br>:/sec mode<br>ed in some i | ate in<br>s. | | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | S25<br>S26 | GBE1_MDI3+ | Differential Pair Signals for External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 GBE transceivers Carrier Parallel Termination: Secondary side center tap terminations appropriate for Gigabit Ethernet implementations | I/O GBE MDI | | Gigabit Ethernet Controller 1: Media Dependent Interface Differential Pairs 0, 1, 2, 3. The MDI can operate in 1000, 100, and 10Mbit/sec modes. Some pairs are unused in some modes according to the following: | | | | | | | | | | MDI0<br>+/- | 1000<br>B1_D<br>A+/- | 100<br>TX+/ | 10<br>TX+/<br>- | | | | | | | MDI1<br>+/-<br>MDI2<br>+/-<br>MDI3<br>+/- | B1_D<br>B+/-<br>B1_D<br>C+/-<br>B1_D<br>D+/- | RX+/<br>- | RX+/<br>- | | S27 | GBE1_MDI3- | Differential Pair Signals for External Transformer Carrier Series Termination: Magnetics Module appropriate for 10/100/1000 GBE transceivers Carrier Parallel Termination: Secondary side center tap terminations appropriate for Gigabit Ethernet implementations | I/O GBE MDI | | Media Dep<br>Pairs 0, 1, 2<br>1000, 100,<br>Some pairs | 2, 3. The MD<br>and 10Mbit | erface Diffe<br>OI can opera<br>:/sec mode<br>ed in some i | ate in<br>s. | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | | | | |-----------|------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|------------------------| | | | | | | MDI3<br>+/- | B1_D<br>D+/- | | | | 528 | GBE1_CTREF | Center-Tap Reference<br>Voltage for Carrier Board<br>Ethernet Magnetic (if<br>required by the Module GBE<br>PHY) | Analog 0 to<br>3.3V max | | | | | | | 529 | PCIE_D_TX+ / SERDES_0_TX+ | Differential PCIe link D<br>transmit data pair | O PCIE | | Series AC depending | on PCIe ge | eneration | 5-265nF | | | | Differential SERDES 0<br>Transmit Data Pair | O PCIE | | Series AC ( | coupled or | Module | | | 530 | PCIE_D_TX- / SERDES_0_TX- | Differential PCIe link D<br>transmit data pair | O PCIE | | Series AC o | • | | 5-265nF | | | | Differential SERDES 0<br>Transmit Data Pair | O PCIE | | Series AC o | coupled on | Module | | | 531 | GBE1_LINK_ACT<br># | Link / Activity Indication LED<br>Driven Low on Link (10, 100 or<br>1000 Mbps) Blinks on Activity | O OD CMOS<br>3.3V | | Shall be at<br>Carrier LEI | | 24mA or m | nore | | 532 | PCIE_D_RX+ /<br>SERDES_0_RX+ | Differential PCIe link D receive data pair | I PCIE | | Series AC o | • | | 5-265nF | | | | Differential SERDES 0 Receive<br>Data Pair | I PCIE | | Series AC ( | coupled on | Carrier | | | 533 | PCIE_D_RX- /<br>SERDES_0_RX- | Differential PCIe link D receive data pair | I PCIE | | Series AC o | | | 5-265nF | | | | Differential SERDES 0 Receive<br>Data Pair | I PCIE | | Series AC ( | coupled on | Carrier | | | 534 | GND | | | | | | | | | S35 | USB4+ | USB Differential Data Pairs<br>for Port 4 | I/O USB | | | | | | | 536 | USB4- | USB Differential Data Pairs<br>for Port 4 | I/O USB | | | | | | | 537 | USB3_VBUS_DE<br>T | USB Port 3 Host Power<br>Detection | I USB VBUS<br>5V | | when this | Port is use | ed as a Dev | ice | | 538 | AUDIO_MCK | Master Clock Output to I2S<br>Codec(s) | O CMOS 1.8V | | | | | | | 539 | I2S0_LRCK | I250 Left & Right<br>Synchronization Clock | I/O CMOS<br>1.8V | | Module Ou<br>Mode. Mod<br>Mode | | | | | 540 | I2S0_SDOUT | I2SO Digital Audio Output | 0 CM0S 1.8V | | | | | | | 541 | I2S0_SDIN | I2SO Digital Audio Input | I CMOS 1.8V | | | | | | | 542 | 1250_CK | I2SO Digital Audio Clock | I/O CMOS<br>1.8V | | Module Ou<br>Mode Mod<br>Mode | | | | | 543 | ESPI_ALERTO# | ESPI ALERT | I OD CMOS<br>1.8V | PU 4.7k | These pins<br>request se<br>drain outp<br>optional fo<br>configurat<br>signal the | ervice from<br>ut from th<br>or Single M<br>tion where | eSPI mast<br>e slave. Th<br>laster-Sing<br>I/0[1] can | er. Open-<br>is pin is | | S44 | ESPI_ALERT1# | ESPI ALERT | I OD CMOS<br>1.8V | PU 4.7k | These pins<br>request se<br>drain outp<br>optional fo | ervice from<br>ut from th | eSPI mast<br>e slave. Th | er. Open-<br>is pin is | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | |-----------|-------------------------|-------------------------------------------------------------|-------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | configuration where I/O[1] can be used to signal the Alert event | | S45 | MDIO_CLK | MDIO Signals to Configure<br>Possible PHYs | O CMOS 1.8V | | Signal for communication to a PHY | | S46 | MDIO_DAT | MDIO Signals to Configure<br>Possible PHYs | I/O OD<br>CMOS 1.8V | PU 1k5 | Signal for communication to a PHY | | 547 | GND | | | | | | 548 | I2C_GP_CK | General Purpose I2C Clock<br>Signal | I/O OD<br>CMOS 1.8V | PU 2k2 | | | S49 | I2C_GP_DAT | General Purpose I2C Data<br>Signal | I/O OD<br>CMOS 1.8V | PU 2k2 | | | S50 | HDA_SYNC /<br>I252_LRCK | High Definition Audio Sample synchronization clock to codec | I/O CMOS<br>1.8V / 1.5V | | SMARC requires 1.5V or 1.8V HD Audio signaling. Please check with your Module vendor if 1.5V or 1.8V are supported and use an audio codec that is capable to support the regarding I/O voltage. The SMARC HD Audio pins are shared with the I2S2 pins, which are defined to be 1.8V. This specification ignores the discrepancy between the 1.5V and 1.8V signaling, as the chance of damage in mismatched systems is negligible. | | | | I2S2 Left & Right<br>Synchronization Clock | I/O CMOS<br>1.8V | | Module Output if CPU acts in Master<br>Mode. Module Input if CPU acts in Slave<br>Mode | | S51 | HDA_SDO /<br>I2S2_SDOUT | High Definition Audio data out to codec | 0 CM05 1.8V<br>/ 1.5V | | SMARC requires 1.5V or 1.8V HD Audio signaling. Please check with your Module vendor if 1.5V or 1.8V are supported and use an audio codec that is capable to support the regarding I/O voltage. The SMARC HD Audio pins are shared with the I2S2 pins, which are defined to be 1.8V. This specification ignores the discrepancy between the 1.5V and 1.8V signaling, as the chance of damage in mismatched systems is negligible. | | | | I2S2 Digital Audio Output | 0 CM0S 1.8V | | | | S52 | HDA_SDI /<br>I2S2_SDIN | High Definition Audio data in from codec" | I/O CMOS<br>1.8V / 1.5V | | SMARC requires 1.5V or 1.8V HD Audio signaling. Please check with your Module vendor if 1.5V or 1.8V are supported and use an audio codec that is capable to support the regarding I/O voltage. The SMARC HD Audio pins are shared with the I2S2 pins, which are defined to be 1.8V. This specification ignores the discrepancy between the 1.5V and 1.8V signaling, as the chance of damage in mismatched systems is negligible. | | | | I2S2 Digital Audio Input | I CMOS 1.8V | | | | S53 | HDA_CK /<br>I2S2_CK | High Definition Audio clock to codec | O CMOS 1.8V<br>/ 1.5V | | SMARC requires 1.5V or 1.8V HD Audio signaling. Please check with your Module vendor if 1.5V or 1.8V are supported and use an audio codec that is capable to support the regarding I/O voltage. The SMARC HD Audio pins are shared with the I2S2 pins, which are defined to be 1.8V. This specification ignores the | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | |-----------|--------------------------|-------------------------------------------------------------------|---------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | discrepancy between the 1.5V and 1.8V signaling, as the chance of damage in mismatched systems is negligible. | | | | I2S2 Digital Audio Clock | I/O CMOS<br>1.8V | | Module Output if CPU acts in Master<br>Mode. Module Input if CPU acts in Slave<br>Mode | | S54 | SATA_ACT# | SATA Activity Indicator | 0 OD CMOS<br>3.3V | | Shall be able to sink 24mA or more Carrier LED current | | S55 | USB5_EN_OC# | USB Over-Current Sense for<br>Port 5 | I/O OD<br>CMOS 3.3V | PU 10k | Pulled low by Module OD driver to disable USB5 power. Pulled low by Carrier OD driver to indicate overcurrent situation. | | S56 | ESPI_IO_2 /<br>QSPI_IO_2 | ESPI Master Data Input /<br>Output | I/O CMOS<br>1.8V | | In Single I/O mode, ESPI_IO_0 is the eSPI master output / eSPI slave input (MOSI) whereas ESPI_IO_1 is the SPI master input / eSPI slave output (MISO). | | | | QSPI Data input / output | I/O CMOS<br>1.8V | | | | S57 | ESPI_IO_3 /<br>QSPI_IO_3 | ESPI Master Data Input /<br>Output | I/O CMOS<br>1.8V | | In Single I/O mode, ESPI_IO_0 is the eSPI master output / eSPI slave input (MOSI) whereas ESPI_IO_1 is the SPI master input / eSPI slave output (MISO). | | | | QSPI Data input / output | I/O CMOS<br>1.8V | | | | 558 | ESPI_RESET# | ESPI Reset | 0 CM0S 1.8V | | Reset the eSPI interface for both master<br>and slaves.eSPI Reset# is typically driven<br>from eSPI master to eSPI slaves | | S59 | USB5+ | USB Differential Data Pairs for Port 5 | I/O USB | | | | S60 | USB5- | USB Differential Data Pairs<br>for Port 5 | I/O USB | | | | S61 | GND | | | | | | 562 | USB3_SSTX+ | Transmit Signal Differential<br>Pairs for SuperSpeed on Port<br>3 | O USB SS | | DC blocking capacitors 100nF <b>shall</b> be placed on the Module | | 563 | USB3_SSTX- | Transmit Signal Differential<br>Pairs for SuperSpeed on Port<br>3 | O USB SS | | DC blocking capacitors 100nF <b>shall</b> be placed on the Module | | S64 | GND | | | | | | S65 | USB3_SSRX+ | Receive Signal Differential<br>Pairs for SuperSpeed on Port<br>3 | I USB SS | | DC blocking capacitors 100nF <b>shall</b> be placed on the Carrier | | 566 | USB3_SSRX- | Receive Signal Differential<br>Pairs for SuperSpeed on Port<br>3 | I USB SS | | DC blocking capacitors 100nF <b>shall</b> be placed on the Carrier | | S67 | GND | | | | | | 568 | USB3+ | USB Differential Data Pairs for Port 3 | I/O USB | | | | 569 | USB3- | USB Differential Data Pairs<br>for Port 3 | I/O USB | | | | 570 | GND | | | | | | S71 | USB2_SSTX+ | Transmit Signal Differential Pairs for SuperSpeed on Port 2 | O USB SS | | DC blocking capacitors 100nF shall be placed on the Module | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | |-----------|------------------------------|-------------------------------------------------------------------|----------------|------------------|-----------------------------------------------------------------------------------| | 572 | USB2_SSTX- | Transmit Signal Differential<br>Pairs for SuperSpeed on Port<br>2 | O USB SS | | DC blocking capacitors 100nF <i>shall</i> be placed on the Module | | S73 | GND | | | | | | S74 | USB2_SSRX+ | Receive Signal Differential<br>Pairs for SuperSpeed on Port<br>2 | I USB SS | | DC blocking capacitors 100nF <b>shall</b> be placed on the Carrier | | S75 | USB2_SSRX- | Receive Signal Differential<br>Pairs for SuperSpeed on Port<br>2 | I USB SS | | DC blocking capacitors 100nF <b>shall</b> be placed on the Carrier | | S76 | PCIE_B_RST# | PCIe Port B reset output | 0 CMOS<br>3.3V | | | | S77 | PCIE_C_RST# | PCIe Port C reset output | 0 CM0S<br>3.3V | | | | 578 | PCIE_C_RX+ /<br>SERDES_1_RX+ | Differential PCIe link C receive data pair | I PCIE | | Series AC coupled off Module 75-265nF depending on PCIe generation | | | | Differential SERDES 1 Receive<br>Data Pair | I PCIE | | Series AC coupled on Carrier | | 579 | PCIE_C_RX- /<br>SERDES_1_RX- | Differential PCIe link C receive data pair | I PCIE | | Series AC coupled off Module 75-265nF depending on PCIe generation | | | | Differential SERDES 1 Receive<br>Data Pair | I PCIE | | Series AC coupled on Carrier | | 580 | GND | | | | | | 581 | PCIE_C_TX+ /<br>SERDES_1_TX+ | Differential PCIe link C<br>transmit data pair | O PCIE | | Series AC coupled on Module 75-265nF depending on PCIe generation | | | | Differential SERDES 1<br>Transmit Data Pair | O PCIE | | Series AC coupled on Module | | 582 | PCIE_C_TX- / SERDES_1_TX- | Differential PCIe link C<br>transmit data pair | O PCIE | | Series AC coupled on Module 75-265nF depending on PCIe generation | | | | Differential SERDES 1<br>Transmit Data Pair | O PCIE | | Series AC coupled on Module | | 583 | GND | | | | | | 584 | PCIE_B_REFCK+ | Differential PCIe Link B<br>reference clock output | O PCIE | | | | S85 | PCIE_B_REFCK- | Differential PCIe Link B reference clock output | O PCIE | | | | 586 | GND | | | | | | S87 | PCIE_B_RX+ | Differential PCIe link B receive data pair | I PCIE | | Series AC coupled off Module 75-265nF depending on PCIe generation | | 588 | PCIE_B_RX- | Differential PCIe link B receive data pair | I PCIE | | Series AC coupled off Module 75-265nF depending on PCIe generation | | 589 | GND | | | | | | 590 | PCIE_B_TX+ | Differential PCIe link B<br>transmit data pair | O PCIE | | Series AC coupled on Module 75-265nF depending on PCIe generation | | 591 | PCIE_B_TX- | Differential PCIe link B<br>transmit data pair | O PCIE | | Series AC coupled on Module 75-265nF depending on PCIe generation | | 592 | GND | | | | | | 593 | DP0_LANE0+ | Primary DP Port Differential<br>Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | 594 | DP0_LANE0- | Primary DP Port Differential<br>Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | |-----------|-----------------------------------------|--------------------------------------------------------------------------------------------|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S95 | DP0_AUX_SEL | Auxiliary Selection | I CMOS 1.8V | PD 1M | Pulled to GND on Carrier for DP operation in Dual Mode (DP++) implementations Module must tolerate high level in stand-by mode. Should be connected to pin 13 of the DisplayPort connector to enable a dual-mode DisplayPort interface. | | 596 | DP0_LANE1+ | Primary DP Port Differential<br>Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | 597 | DP0_LANE1- | Primary DP Port Differential<br>Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | 598 | DP0_HPD | DP Hot Plug Detect Input | I CMOS 1.8V | PD 1M | Module must tolerate high level in stand-by mode. The Carrier shall include a blocking FET on DP[0:1]_HPD to prevent back-drive current from damaging the Module. | | 599 | DP0_LANE2+ | Primary DP Port Differential<br>Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | 5100 | DP0_LANE2- | Primary DP Port Differential<br>Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | S101 | GND | | | | | | 5102 | DP0_LANE3+ | Primary DP Port Differential<br>Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | 5103 | DP0_LANE3- | Primary DP Port Differential<br>Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier | | 5104 | USB3_OTG_ID | Input Pin to Announce OTG<br>Device Insertion on USB 3.2<br>Port | I CMOS 3.3V | | | | S105 | DP0_AUX+ | Primary DP Port Bidirectional<br>Channel used for Link<br>Management and Device<br>Control | I/O DP 3.3V | PD 100k | AC coupled on Module. If DPO_AUX_SEL=0 (DP mode): AC coupled on module, 100k PD. If DPO_AUX_SEL=1 (HDMI mode): DC coupled, CMOS, 100k PU. In case of HDMI over DP++ implementation, stronger pull-up is demanded to the Carrier Board. | | S106 | DP0_AUX- | Primary DP Port Bidirectional<br>Channel used for Link<br>Management and Device<br>Control | I/O DP 3.3V | PU 100k | AC coupled on Module. If DP0_AUX_SEL=0 (DP mode): AC coupled on module, 100k PU. If DP0_AUX_SEL=1 (HDMI mode): DC coupled, CMOS, 100k PU. In case of HDMI over DP++ implementation, stronger pull-up is demanded to the Carrier Board. | | S107 | LCD1_BKLT_EN | Secondary LVDS Channel<br>Backlight Enable | 0 CM0S 1.8V | | Active high Only in use, when two separate LVDS ports are supported. | | | | Secondary Panel Backlight<br>Enable | 0 CM0S 1.8V | | Active high Only in use, when two separated eDP ports are supported. | | | | Secondary Panel Backlight<br>Enable | 0 CM0S 1.8V | | Active high | | S108 | LVDS1_CK+ /<br>eDP1_AUX+ /<br>DSI1_CLK+ | Secondary LVDS Channel<br>Differential Pair Clock Lines | O LVDS | | 100 ohm differential termination across the differential pair at the endpoint of the signal path, usually on the display assembly. | | | | Secondary Bidirectional<br>Channel used for Link<br>Management and Device<br>Control | I/O DP | | AC coupled off Module -only in use, when two separate eDP ports are supported. | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | |-----------|-----------------------------------------|-----------------------------------------------------------------------------------------------------|-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | | | Secondary DSI Panel<br>Differential Pair Clock Lines | O D-PHY | | | | S109 | LVDS1_CK- /<br>eDP1_AUX- /<br>DSI1_CLK- | Secondary LVDS Channel<br>Differential Pair Clock Lines | O LVDS | | 100 ohm differential termination across the differential pair at the endpoint of the signal path, usually on the display assembly. | | | | Secondary Bidirectional<br>Channel used for Link<br>Management and Device<br>Control | I/O DP | | AC coupled off Module -only in use, when two separate eDP ports are supported. | | | | Secondary DSI Panel<br>Differential Pair Clock Lines | O D-PHY | | | | 5110 | GND | | | | | | S111 | LVDS1_0+ /<br>eDP1_TX0+ /<br>DSI1_D0+ | Secondary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Secondary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. Only in use, when two separate eDP ports are supported. | | | | Secondary DSI Panel<br>Differential Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S112 | LVDS1_0- /<br>eDP1_TX0- /<br>DSI1_D0- | Secondary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Secondary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. Only in use, when two separate eDP ports are supported. | | | | Secondary DSI Panel<br>Differential Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S113 | eDP1_HPD /<br>DSI1_TE | Detection of Hot Plug /<br>Unplug of Secondary eDP<br>Display and Notification of<br>the Link Layer | I CMOS 1.8V | PD 1M | Only in use, when two separated eDP ports are supported. Please check Module user guide! Module must tolerate high level in stand-by mode | | | | Secondary DSI Panel Tearing<br>Effect Signal | I CMOS 1.8V | PD 1M | | | S114 | LVDS1_1+ /<br>eDP1_TX1+ /<br>DSI1_D1+ | Secondary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Secondary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. Only in use, when two separate eDP ports are supported. | | | | Secondary DSI Panel<br>Differential Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S115 | LVDS1_1- /<br>eDP1_TX1- /<br>DSI1_D1- | Secondary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across<br>the differential pairs at the endpoint of<br>the signal path, usually on the display<br>assembly. | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | |-----------|---------------------------------------|--------------------------------------------------------|-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | | | Secondary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. Only in use, when two separate eDP ports are supported. | | | | Secondary DSI Panel<br>Differential Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S116 | LCD1_VDD_EN | Secondary LVDS Channel<br>Power Enable | O CMOS 1.8V | | Active high Only in use, when two separate LVDS ports are supported. | | | | Secondary Panel Power<br>Enable | O CMOS 1.8V | | Active high Only in use, when two separated eDP ports are supported. | | | | Secondary Panel Power<br>Enable | O CMOS 1.8V | | Active high | | S117 | LVDS1_2+ /<br>eDP1_TX2+ /<br>DSI1_D2+ | Secondary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across<br>the differential pairs at the endpoint of<br>the signal path, usually on the display<br>assembly. | | | | Secondary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. Only in use, when two separate eDP ports are supported. | | | | Secondary DSI Panel<br>Differential Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S118 | LVDS1_2- /<br>eDP1_TX2- /<br>DSI1_D2- | Secondary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Secondary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. Only in use, when two separate eDP ports are supported. | | | | Secondary DSI Panel<br>Differential Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S119 | GND | | | | | | S120 | LVDS1_3+ /<br>eDP1_TX3+ /<br>DSI1_D3+ | Secondary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Secondary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. Only in use, when two separate eDP ports are supported. | | | | Secondary DSI Panel<br>Differential Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S121 | LVDS1_3- /<br>eDP1_TX3- /<br>DSI1_D3- | Secondary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Secondary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. Only in use, when two separate eDP ports are supported. | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | |-----------|---------------------------------------|------------------------------------------------------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------| | | | Secondary DSI Panel<br>Differential Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | 5122 | LCD1_BKLT_PW<br>M | Secondary LVDS Channel<br>Brightness Control | O CMOS 1.8V | | Through pulse width modulation (PWM) only in use, when two separate LVDS ports are supported. | | | | Secondary Panel Brightness<br>Control | O CMOS 1.8V | | Through Pulse Width Modulation (PWM) Only in use, when two separated eDP ports are supported. | | | | Secondary Panel Brightness<br>Control | 0 CM0S 1.8V | | Through pulse width modulation (PWM) | | 5123 | GPIO13 | GPIO Pin 13 Preferred Input | I/O CMOS<br>1.8V | PU 470k | | | S124 | GND | | | | | | S125 | LVDS0_0+ /<br>eDP0_TX0+ /<br>DSI0_D0+ | Primary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Primary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. | | | | Primary DSI Panel Differential<br>Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S126 | LVDSO_O- /<br>eDPO_TXO- /<br>DSIO_DO- | Primary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Primary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. | | | | Primary DSI Panel Differential<br>Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S127 | LCD0_BKLT_EN | Primary LVDS Channel<br>Backlight Enable | 0 CM0S 1.8V | | Active high | | | | Primary Panel Backlight<br>Enable | 0 CM0S 1.8V | | Active high | | | | Primary Panel Backlight<br>Enable | 0 CM0S 1.8V | | Active high | | 5128 | LVDS0_1+ /<br>eDP0_TX1+ /<br>DSI0_D1+ | Primary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Primary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. | | | | Primary DSI Panel Differential<br>Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S129 | LVDS0_1- /<br>eDP0_TX1- /<br>DSI0_D1- | Primary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | Primary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | |-----------|-----------------------------------------|---------------------------------------------------------------------------|-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | | | Primary DSI Panel Differential<br>Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S130 | GND | | | | | | S131 | LVDS0_2+ /<br>eDP0_TX2+ /<br>DSI0_D2+ | Primary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across<br>the differential pairs at the endpoint of<br>the signal path, usually on the display<br>assembly. | | | | Primary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. | | | | Primary DSI Panel Differential<br>Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S132 | LVDSO_2- /<br>eDPO_TX2- /<br>DSIO_D2- | Primary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across<br>the differential pairs at the endpoint of<br>the signal path, usually on the display<br>assembly. | | | | Primary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. | | | | Primary DSI Panel Differential<br>Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S133 | LCD0_VDD_EN | Primary LVDS Channel Power<br>Enable | O CMOS 1.8V | | Active high | | | | Primary Panel Power Enable | 0 CM0S 1.8V | | Active high | | | | Primary Panel Power Enable | O CMOS 1.8V | | Active high | | S134 | LVDSO_CK+ /<br>eDPO_AUX+ /<br>DSIO_CLK+ | Primary LVDS Channel<br>Differential Pair Clock Lines | O LVDS | | 100 ohm differential termination across<br>the differential pair at the endpoint of<br>the signal path, usually on the display<br>assembly. | | | | Primary Bidirectional Channel used for Link Management and Device Control | I/O DP | | AC coupled off Module | | | | Primary DSI Panel Differential<br>Pair Clock Lines | O D-PHY | | | | S135 | LVDSO_CK-/<br>eDPO_AUX-/<br>DSIO_CLK- | Primary LVDS Channel<br>Differential Pair Clock Lines | O LVDS | | 100 ohm differential termination across the differential pair at the endpoint of the signal path, usually on the display assembly. | | | | Primary Bidirectional Channel used for Link Management and Device Control | I/O DP | | AC coupled off Module | | | | Primary DSI Panel Differential<br>Pair Clock Lines | O D-PHY | | | | S136 | GND | | | | | | S137 | LVDS0_3+ /<br>eDP0_TX3+ /<br>DSI0_D3+ | Primary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across<br>the differential pairs at the endpoint of<br>the signal path, usually on the display<br>assembly. | | | | Primary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. | | | | Primary DSI Panel Differential<br>Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | S-<br>Pin | Secondary | Description | Туре | Termin-<br>ation | Comment | | |-----------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | S138 | LVDS0_3- /<br>eDP0_TX3- /<br>DSI0_D3- | Primary LVDS Channel<br>Differential Pair Data Lines | O LVDS | | 100 ohm differential termination across the differential pairs at the endpoint of the signal path, usually on the display assembly. | | | | | Primary 4-Lane eDP<br>Differential Pair Data Lines | O DP | | AC coupled off Module 100nF DC blocking capacitors shall be placed on the Carrier. | | | | | Primary DSI Panel Differential<br>Pair Data Lines | O D-PHY | | No blocking capacitors or termination required. Layout for 90 ohm differential impedance. | | | S139 | I2C_LCD_CK | DDC Clock Line Used for Flat<br>Panel Detection and Control | I/O OD<br>CMOS 1.8V | PU 2k2 | Possible conflict if two LVDS panels are used | | | | | I2C clock to read LCD display<br>EDID EEPROMs | I/O OD<br>CMOS 1.8V | PU 2k2 | Optional - eDP panel information is usually exchanged via the eDP auxiliary pair | | | | | DDC Clock Line Used for Flat<br>Panel Detection and Control | I/O OD<br>CMOS 1.8V | PU 2k2 | Possible conflict if two LVDS panels are used | | | 5140 | I2C_LCD_DAT | DDC Data Line Used for Flat<br>Panel Detection and Control | I/O OD<br>CMOS 1.8V | PU 2k2 | Possible conflict if two LVDS panels are used | | | | | I2C Data to Read LCD Display<br>EDID EEPROMs | I/O OD<br>CMOS 1.8V | PU 2k2 | Possible EDID EEPROM Address conflicts may occur if multiple displays are implemented Optional - eDP panel information is usually exchanged via the eDP auxiliary pair | | | | | DDC Data Line Used for Flat<br>Panel Detection and Control | I/O OD<br>CMOS 1.8V | PU 2k2 | Possible conflict if two LVDS panels are used | | | S141 | LCD0_BKLT_PW<br>M | Primary LVDS Channel<br>Brightness Control | 0 CM0S 1.8V | | Through Pulse Width Modulation (PWM) | | | | | Primary Panel Brightness<br>Control | O CMOS 1.8V | | Through pulse width modulation (PWM) | | | | | Primary Panel Brightness<br>Control | 0 CM0S 1.8V | | Through pulse width modulation (PWM) | | | S142 | GPI012 | GPIO Pin 12 Preferred Input | I/O CMOS<br>1.8V | PU 470k | | | | S143 | GND | | | | | | | S144 | eDPO_HPD /<br>DSIO_TE | Detection of Hot Plug /<br>Unplug of Primary eDP<br>Display and Notification of<br>the Link Layer | I CMOS 1.8V | PD 1M | Module must tolerate high level in stand-by mode | | | | | Primary DSI Panel Tearing<br>Effect Signal | I CMOS 1.8V | PD 1M | | | | S145 | WDT_TIME_OU<br>T# | Watch-Dog-Timer Output,<br>low active | O CMOS 1.8V | | | | | S146 | PCIE_WAKE# | PCIe wake up interrupt to<br>host – common to PCIe links<br>A, B, C, D | I OD CMOS<br>3.3V | PU 10k | | | | S147 | VDD_RTC | Low current RTC circuit<br>backup power – 3.0V nominal. | Analog 2.0V<br>to 3.25V | | May be sourced from a carrier based lithium cell or super cap. | | | S148 | LID# | Lid open/close indication to<br>Module. Low indicates lid<br>closure (which system may<br>use to initiate a sleep state).<br>Carrier to float the line in in-<br>active state. Active low, level | I OD CMOS<br>1.8 to 5V | PU 10k | Driven by OD on Carrier. | | | S-<br>Pin | Secondary | Description | Type Termin- Comment ation | | Comment | | |-----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--| | | | sensitive. Should be de-<br>bounced on the Module. | | | | | | S149 | SLEEP# | Sleep indicator from Carrier Board. <i>May</i> be sourced from user Sleep button or Carrier logic. Carrier to float the line in in-active state. Active low, level sensitive. <i>Should</i> be debounced on the Module. | | Driven by OD on Carrier. | | | | S150 | VIN_PWR_BAD<br># | Carrier Board. Module and VDD_IN value is depended on particular | | Module must implement PU but actual<br>value is depended on particular Module<br>design. Driven by OD on Carrier | | | | S151 | CHARGING# | Held low by Carrier during battery charging. Carrier to float the line when charge is complete. | I OD CMOS<br>1.8 to 5V | PU 10k | Driven by OD on Carrier. | | | S152 | CHARGER_PRSN<br>T# | Held low by Carrier if DC input for battery charger is present. | I OD CMOS<br>1.8 to 5V | PU 10k | Driven by OD on Carrier. | | | S153 | CARRIER_STBY<br># | The Module <b>shall</b> drive this signal low when the system is in a standby power state. O CMOS 1.8V On x86 designs this pin sho SUS_S3# signal. | | On x86 designs this pin should utilize the SUS_S3# signal. | | | | S154 | CARRIER_PWR_<br>ON | Carrier Board circuits (apart from power management and power path circuits) <b>should not</b> be powered up until the Module asserts the CARRIER_PWR_ON signal. | O CMOS 1.8V | | On x86 designs this pin should utilize a standby related power signal i.e. RSM_RST# or SLP_A# signal. | | | S155 | FORCE_RECOV# | Low on this pin allows non-protected segments of Module boot device to be rewritten / restored from an external USB Host on Module USB0. The Module USB0 operates in Client Mode when in the Force Recovery function is invoked. Pulled high on the Module. For SOCs that do not implement a USB based Force Recovery functions, then a low on the Module FORCE_RECOV# pin may invoke the SOC native Force Recovery mode – such as over a Serial Port. For x86 systems this signal may be used to load BIOS defaults. Pulled up on Module. Driven by OD part on Carrier. | I OD CMOS<br>1.8V | PU 10k | Driven by OD on Carrier. | | | S156 | BATLOW# | Battery low indication to<br>Module. Carrier to float the<br>line in inactive state. | I OD CMOS<br>1.8 to 5V | PU 10k | Driven by OD on Carrier. | | | S-<br>Pin | Secondary | Description | Type | Termin-<br>ation | Comment | |-----------|-----------|---------------------------------------------------------------------------|------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S157 | TEST# | Held Low by Carrier to Invoke<br>Module Vendor Specific Test<br>Functions | I OD CMOS<br>1.8 to 5V | PU<br>vendor<br>specific<br>value | Module must implement PU but actual value is depended on particular Module design. Carrier Board should leave this pin floating for normal operation. Driven by OD on Carrier | | S158 | GND | | | | | # 8/Configuration #### 8.1. Boot Select The three pins (BOOT\_SEL2# Pin-P125; BOOT\_SEL1# pin-P124; BOOT\_SEL0#, pin-P123) determine the module's boot device. The pins are set to be either not connected (Float or pulled to ground), to select the required boot method. Register for Kontron's Customer Section to get access to BIOS downloads and PCN service. The SPI interface may only be used with a SPI Flash device to boot from the external BIOS on the carrier board. Table 32: Boot Select | Carrier Connection | | Boot Source | | |--------------------|------------|-------------|--------------------| | BOOT_SEL2# | BOOT_SEL1# | BOOT_SELO# | | | GND | GND | GND | NA | | GND | GND | Float | NA | | GND | Float | GND | NA | | GND | Float | Float | Carrier SPI (CS0#) | | Float | GND | GND | NA | | Float | GND | Float | NA | | Float | Float | GND | NA | | Float | Float | Float | Module SPI | Booting takes place either from the on-module SPI Flash chip or the external SPI Flash chip on the carrier board. ### 8.1.1. Booting the SPI Flash Initially, the EFI Shell is booted with an USB key containing the binary used to flash the module SPI Flash chip. To program the external SPI Flash chip on the carrier board with the BIOS binary, use an external programmer. Visit Kontron's Customer Section to get access to BIOS downloads and PCN service. To boot either the carrier board or module SPI flash chip, perform the following: 1. Connect a SPI flash with the correct size (similar to BIOS binary (\*.BIN) file size) to the carrier SPI interface. The external SPI flash chip on the carrier is required to be 32MByte (256MBit). 2. Open pin P123 (B00T\_SEL0#) and pin P124 (B00T\_SEL1#) and connect pin P125 (B00T\_SEL2#) to ground to enable the external SPI Flash chip to boot on carrier SPI or open pin P123 (B00T\_SEL0#) and pin P124 (B00T\_SEL1#) and pin P125 (B00T\_SEL2#) to enable SPI Flash chip to boot on-module SPI. The command line is "EtaAfuOemEfi64". BIOS file name: sXELRxxx.bin / b / p / n / x / me / r (xxx = version number) In case of change, check Kontron's Customer Section for the latest BIOS binary package with reference command line. ## 8.2. Watch Dog The watchdog timer interrupt is a hardware or software timer implemented by the module to the carrier board if there is a fault condition in the main program; the watchdog triggers a system reset or other corrective actions after a specific time, with the aim to bring the system back from a non-responsive to normal state. The watchdog time-out event offers a signal that can be asserted when a watchdog timer has not been triggered within a set time. The WDT signal is configurable to any of the two stages. After reset, the signal is automatically deasserted. If deassertion is necessary during runtime, contact <u>Kontron Support</u> for further help. Table 33: Dual Staged Watchdog Timer- Time-Out Events | 0000b | No action | Stage is off and will be skipped | |-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 0001b | Reset | Restarts the module and starts a new POST and operating system | | 0101b | Delay -> No action | Might be necessary when an operating system must be started and the time for the first trigger pulse must be extended. Only available in the first stage! | | 1000b | WDT Only | Triggers WDT pin on the carrier board connector | | 1001b | Reset + WDT | | | 1101b | DELAY + WDT -> No<br>action | | # 8.2.1. Watchdog Timer Signal The watchdog interrupt (WDT\_TIME\_OUT#) on the SMARC® connector pin-S145 indicates a Watchdog time-out event. The WDT\_TIME\_OUT# signal is configurable to any of the two stages. For more details, contact <u>Kontron Support</u>. #### 8.3. Power Management The SMARC-sXEL implements the Advanced Configuration and Power Interface (ACPI) 6.0 hardware specification with features such as power button and suspend states. The Power management options are available within the BIOS set up menu. ## 8.3.1. Suspend States Supported ACPI suspend-states: - Suspend to RAM (S3) - Suspend-to-Disk (S4) - Soft-off state (S5) The module starts automatically after powered up to state S0. There is one bit in the NVM where this automatism can be changed. If the bit is changed the module stays in state S5 until a power up event occurred. If power is removed, the wake-up event (S0) requires VDD\_IN to power on the module. ## 8.3.2. Power Button (POWER\_BTN#) The power button (Pin-P128) is available through the SMARC connector. To start the module using the Power Button the PWRBTN# signal must be at least 50 ms ( $50 \text{ ms} \le t < 4 \text{ s}$ , typical 400 ms) at low level (Power Button Event). Pressing the power button for at least 4 seconds turns off power to the module (Power Button Override) # 8.3.3. Power Management Signals The power supply control settings are set in the BIOS and enable the module to shut down, rest and wake from standby properly. Table 34: Power Management Pins | SMARC Signal | SMARC Pin | Description | |----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CARRIER_PWR_ON | S154 | Carrier Board circuits (apart from power management and power path circuits) should not be powered up until the Module asserts the CARRIER_PWR_ON signal. | | CARRIER_STBY# | S153 | Module drives this signal low when the system is in a standby power state | | CHARGER_PRSNT# | S152 | Held low by Carrier if DC input for battery charger is present. | | Charging# | S151 | Held low by Carrier during battery charging. Carrier to float the line when charge is complete. | | POWER_BTN# | P128 | Power-button input from Carrier Board. Carrier to float the line in in-active state. Active low, level sensitive. Should be debounced on the Module. | | LID# | S148 | Lid open/close indication to Module. Low indicates lid closure (which system may use to initiate a sleep state). Carrier to float the line in inactive state. Active low, level sensitive. Should be de-bounced on the Module. | | SLEEP# | S149 | Sleep indicator from Carrier Board. May be sourced from user Sleep button or Carrier logic. Carrier to float the line in in-active state. Active low, level sensitive. Should be debounced on the Module | | RESET_OUT# | P126 | General purpose reset output to Carrier Board | | RESET_IN# | P127 | Reset input from Carrier Board. Carrier drives low to force a Module reset, floats the line otherwise. This signal is level triggered during bootup stop booting of the module. After bootup it acts as an edge triggered signal. | | VIN_PWR_BAD# | S150 | Power bad indication from Carrier Board. Module and Carrier power supplies (other than Module and Carrier power supervisory circuits) are not be enabled while this signal is held low by the Carrier. | | BATLOW# | S156 | Battery low indication to Module. Carrier to float the line in inactive state. | | I2C_PM_DAT | P122 | Power management I2C bus DATA | | I2C_PM_CK | P121 | Power management I2C bus CLK | | SMB_ALERT# | P1 | SMBus Alert# (Interrupt) Signal | | TEST# | S157 | Held Low by Carrier to Invoke Module Vendor Specific Test Functions | ### 9/uEFIBIOS #### 9.1. Starting the uEFI BIOS The board is provided with a Kontron-customized, pre-installed and configured version of American Megatrends, Inc. (AMI). It is based on the Unified Extensible Firmware Interface (uEFI) specification and the Intel® Platform Innovation Framework for EFI. This uEFI BIOS provides a variety of new and enhanced functions specifically tailored to the hardware features of the SMARC-sXEL The BIOS version covered in this document may not be the latest version. The latest version may have differences to the BIOS options and features described in this chapter. Register for Kontron's Customer Section to get access to BIOS downloads and PCN service. The uEFI BIOS comes with a Setup program which provides quick and easy access to the individual function settings for control or modification of the uEFI BIOS configuration. The Setup program allows the accessing of various menus which provide functions or access to sub-menus with more specific functions of their own. To start the uEFI BIOS Setup program, follow the steps below: - 1. Power on the board. - 2. Wait until the first characters appear on the screen (POST messages or splash screen). - **3.** Press the <DEL> key. - 4. If the uEFI BIOS is password-protected, a request for password will appear. Enter either the User Password or the Supervisor Password (see Security menu), press <RETURN>, and proceed with step 5. - 5. A Setup menu appears. ### 9.2. Navigating the uEFI BIOS The uEFI BIOS Setup program uses a hot key-based navigation system. A hot key legend bar is located on the bottom of the Setup screens. The following table provides information concerning the usage of these hot keys. Table 35: Navigation Hot Keys Available in the Legend Bar | Hot Keys | Description | | |-------------------|-----------------------------------------------------------------------------------------|--| | <f1></f1> | The <f1> key is used to invoke the General Help window.</f1> | | | <-> | The <minus> key is used to select the next lower value within a field.</minus> | | | <+> | The <plus> key is used to select the next higher value within a field.</plus> | | | <f4></f4> | The <f4> key is used to Exit saving Changes.</f4> | | | <f3></f3> | The key is used to load Optimized Defaults | | | <→> or <←> | The <left right=""> arrows are used to select major Setup menus on the menu bar.</left> | | | | For example: Main screen, Advanced screen, Security screen, etc. | | | <_> or <_> > | The <up down=""> arrows are used to select fields in the current menu.</up> | | | | For example a Setup function or a sub-screen | | | <esc></esc> | The <esc> key is used to exit a Setup menu</esc> | | | <return></return> | The <return> key is used to execute a command or select a submenu</return> | | ## 9.3. Setup Menus The Setup utility features a selection bar at the top of the screen that lists the available menus: - Main - Advanced - Chipset - Security - Boot - Save & Exit The currently active menu and the currently active uEFI BIOS Setup item are highlighted in white. Use the left and right arrow keys to select the Setup menus. Each Setup menu provides two main frames. The left frame displays all available functions. Configurable functions are displayed in blue. Functions displayed in black provide information about the status or the operational configuration. The right frame displays a Help window providing an explanation of the respective function. # 9.4. Main Setup Menu On entering the uEFI BIOS, the Setup program displays the Main Setup menu. This screen lists basic system and board information. Figure 16: Main Setup Menu The following table shows the Main Menu sub-screens and describes the function. Default settings are in **bold**. Table 36: Main Setup Menu Sub-screens and Functions | Sub-screen | Description | |--------------|-----------------| | BIOS | Read only field | | Information> | | | Sub-screen | Description | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIOS<br>Information> | BIOS Information, FSP information, PSE information, Board information, Processor information, PCH information, Package information and ME Firmware information | | System<br>Language> | Choose the system default language: [English] | | Platform<br>Information> | Read only field Module Information Product name, Revision, Serial # ,MAC address, Boot counter, and CPLD rev | | System Date> | Displays the system date [Week day mm/dd/yyyy] | | System Time> | Displays the system time [hh:mm:ss] | ### 9.5. Advanced Setup Menu The Advanced Setup menu provides sub-screens and second level sub-screens with functions, for advanced configuration and Kontron specific configurations. Setting items, on this screen, to incorrect values may cause system malfunctions. Figure 17: Advanced Setup Menu The following table shows the Advanced sub-screen and describes the function. Default settings are in bold. Table 37: Advanced Setup Menu Sub-screens and Functions | Sub-screen | Next Level Sub-screens / Description | | |------------|--------------------------------------|------------------------------------------------------------------| | RC ACPI | Native PCIE | Bit - PCIE Native * Control | | Settings> | Enable> | 0 hot plug | | | | 1 SHPC native Hot plug control | | | | 2 Power management | | | | 3 PCIe Advanced error reporting | | | | 4 – PCIe capability structure control | | | | 5- Latency Tolerance reporting control | | | | [Enabled, Disabled] | | | Native ASPM> | Enables – OS control | | | | Disabled – BIOS controlled ASPM | | | | [Auto, Enabled, <b>Disabled</b> ] | | | Wake System | System wake on alarm event. When enabled system will wake on the | | | from S5 via | hr:min:sec::specified | | | RTC> | [Enabled, <b>Disabled</b> ] | | Sub-screen | Next Level Sub-sc | creens / Description | | | | |-----------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--| | RC ACPI<br>Settings> | Low Power S0<br>Idle Capability> | | er power S0 idle capability (mutually exclusive hile enabled 8254 timer is disabled for SLP_S0 | | | | | PCI Delay<br>Optimization> | Experimental ACPI addit<br>[Enabled, <b>Disabled</b> | Experimental ACPI additions for FW latency optimization [Enabled, <b>Disabled</b> | | | | | MSI Enable> | MSI support is disables<br>[ <b>Enabled</b> , Disabled] | in FADT | | | | Sub-screen | Next level Sub-Scr | | | | | | CPU<br>Configuration> | Read only field<br>CPU Configuration:<br>Cache, L2 Cache, L3<br>VMX, SMX/TXT | : Type, ID, Speed, L1 Data C<br>3 cache, L4 Cache, | ache, L1 Instruction | | | | | CPU Flex Ratio<br>Override> | CPU flex ration program [Enabled, <b>Disabled</b> ] | ming | | | | | CPU Flex Ratio<br>Setting> | Read only field<br>CPU Flex Ratio setting<br>[ <b>19</b> ] | | | | | | Hardware<br>Prefetcher> | Turns ON/OFF the MLC ( [Enabled, Disabled] | streamer prefetcher | | | | | Adjacent Cache<br>Line Prefetch> | Turns ON/OFF prefetching of adjacent cache lines [Enabled, Disabled] | | | | | | Intel (VMX) Virtualization Technology> | When enabled a VMM can utilize the additional hardware capabilities provided by Vanderpool Technology. [Enabled, Disabled] | | | | | | Active Processor<br>Cores> | Number of core to enable in each processor package [ALL, 1, 2,3] | | | | | | BIST> | Built-In Self-Test (BIST on reset) [Enabled, <b>Disabled</b> ] | | | | | | AP Threads Idle<br>Manner> | AP threads idle manner for waiting signal to run [HALT loop, <b>MWAIT loop</b> , RUN loop] | | | | | | AES> | Advanced Encryption Standard [Enabled, Disabled] | | | | | | Machine Check> | Machine Check [Enabled, Disabled] | | | | | | Monitor MWait> | Monitor MWait<br>[ <b>Enabled</b> , Disabled] | | | | | | CPU SMM<br>Enhancement> | SMM use Delay<br>Indication> | Use of SMM_Delayed MSR for MP sync in SMI [Enabled, Disabled] | | | | | | SMM use Block<br>Indication> | Use of SMM_Blocked MSR for MP sync in SMI [Enabled, Disabled] | | | | | | SMM use SMM en-US<br>Indication> | Use of SMM_Enable MSR for MP sync in SMI [Enabled, Disabled] | | | | Sub-screen | Next Level Sub-s | creens / Descriptio | n | | | |--------------|------------------|----------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Power and | CPU Power | Read only field | | | | | Performance> | Management> | P1 to P3 Fused Max Core Ratio | | | | | | | Boot<br>Performance<br>Mode> | starting from rest | nance state that the BIOS will set<br>vector.<br>Non-Turbo Performance, <b>Turbo</b> | | | | | Intel®<br>Speedstep™> | | two frequency ranges to be<br>, Disabled] | | | | | Race to Halt> | enter pkg C-State | ncreases CPU frequency in order to<br>faster to reduce overall power.<br>nrough MSR 1FC bit 20)<br>d] | | | | | View/Configure<br>Turbo options> | Read only field Max/Min turbo lin 1 & 2, 1 to 4-Core T | nits, Package TDP limit, Power Limit<br>Turbo Ratio | | | | | | Energy Efficient<br>P-State> | When set to 0: disables access to ENERGY_PERFORMANCE_BIAS MSR and CPUID function 6 ECX [3] reads 0 indicating no support for energy efficient policy setting. When set to 1: enables access to ENERGY_PERFORANCE_BIAS MSR 1B0h and CPUID function 6 ECX [3] will read 1 indicating Energy Efficient Policy is supported. [Enabled, Disabled] | | | | | | Package Power<br>Limits MSR<br>Lock> | Enable: PACKAGE_POWER_LIMIT MSR locked and a reset required to unlock the register. [Enabled, <b>Disabled</b> ] | | | | | | Power Limit 1<br>Override> | If disabled: BIOS programs the default values for power limit 1 and power limit 1, time window. [Enabled, <b>Disabled</b> ] | | | | | | Power Limit 2<br>Override> | If disabled: BIOS programs the default values for power limit 2. [Enabled, Disabled] | | | | | | Power<br>Limit 2> | Power limit 2 in mW When programming BIOS rounds to nearest 1/8W. If value is 0, BIOS programs this value as 1.25 x TDP. For 12.5W, enter 12500. Processor applied control policies such that the package power does not exceed this limit.[0] | | | | | | 1-Core Ratio<br>Limit Override> | Range 0 to 83. Minimum range varies between processors. This 1-Core ration limit must be greater than or equal to 2-Core/3-Core and 4-Core ratio limit. [19] | | | Sub-screen | Next Level Sub-so | reens / Descriptio | n | | |---------------------------|--------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power and<br>Performance> | CPU Power<br>Management> | View/Configure<br>Turbo Options> | 2-Core Ratio<br>Limit Override> | Range 0 to 83. Minimum range varies between processors. This 2-Core ration limit must be less than or equal to 1-Core ratio limit. [19] | | | | | 3-Core Ratio<br>Limit Override> | Range 0 to 83. Minimum range varies between processors. This 3-Core ration limit must be less than or equal to 1-Core ratio limit. | | | | | 4-Core Ratio<br>Limit Override> | Range 0 to 83. Minimum range varies between processors. This 4-Core ration limit must be less than or equal to 1-Core ratio limit. [19] | | | | | Energy Efficient<br>Turbo> | Lowers frequency to increase efficiency. Disable only in overclocking situations where turbo frequency must remain constant. Otherwise, leave enabled. [Enabled, Disabled] | | | | Platform PL1<br>Enable> | Platform power limit 1 programming. Enable activates the PL1 value to be used by the processor to limit the average power of given time window. [Enabled, <b>Disabled</b> ] | | | | | Platform PL2<br>Enable> | | imit 2 programming. If disabled ne default value for platform Power | | | | Power Limit 4<br>Override> | - | vill leave the default values for | | | | C-states | CPU power mana<br>states when not<br>[ <b>Enabled</b> , Disable | | | | | Thermal<br>Monitor> | Enable or disable the thermal monitor [Enabled, Disabled] | | | | | Interrupt<br>redirection<br>Mode<br>Selection> | Selects the logica<br>[ <b>Fixed Priority</b> , R<br>Change] | al interrupts<br>Iound Robin, Hash vector, No | | | | Timed MWAIT> Enable or disables the timed N [Enabled, <b>Disabled</b> ] | | • • | | | | Custom P-<br>State Table> | Sets the number of customer P-states. At least states must be present. [0] | | | | | Power Limit 3<br>Settings> | Read only field | | | | | CPU Lock<br>Configuration> | CFG Lock> | Configure MSR 0xE2[15], CFG lock<br>bit [ <b>Enabled</b> , Disabled] | | Sub-screen | Next Level Sub-so | reens / Description | 1 | | |---------------------------|------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | Power and<br>Performance> | CPU Power<br>Management> | CPU Lock<br>Configuration> | Overclocking<br>Lock> | Overclocking lock (Bit 20) in FLEX_Ratio (194) MSR [Enabled, <b>Disabled</b> ] | | | GT- Power<br>Management | RC6 (Render<br>Standby)> | Checks Enable r<br>[ <b>Enabled</b> , Disab | render standby support<br>bled] | | | Control> | Maximum GT<br>Frequency> | Choose between<br>Value beyond the<br>min/max by SLL | requency, 100MHz, 150MHz, 200MHz | | | | Disable Turbo<br>GT Frequency> | Enable or Disab<br>not limited<br>[Enabled, <b>Disab</b> | les the Turbo GT frequency, disable is | | Sub-screen | Next Level Sub-sc | reens / Description | 1 | | | PCH-FW<br>Configuration> | Read Only field<br>Firmware: versior | ı, mode, SKU, States | i 1, Status 2 | | | | ME State> | Read only field [Enabled, Disabled] | | | | | ME Unconfig.<br>on RTC Clear> | When disables ME will not unconfigured on RTC clear [Enabled, Disabled] | | | | | Extended CSME<br>Measured to<br>TPM-PCR> | Read only field [Enabled, <b>Disabled</b> ] | | | | | Core BIOS Done<br>Message> | Enables or disable the core BIOS Done message sent to ME [Enabled, Disabled] | | | | | Firmware<br>Update<br>Configuration> | ME Firmware<br>Image Re-flash> | Enables or dis<br>flash function<br>[Enabled, <b>Disa</b> | | | | | FW Update> | Enables or dis<br>function<br>[ <b>Enabled</b> , Disa | ables the ME firmware update | | | PTT<br>Configuration> | Read only field PTT Capability/St TPM device selec | tate 1/1 | | | | Anti-Rollback<br>SVN<br>Configuration> | Read only field Minimal allowed Anti-Rollback SVN 0 Executing Anti-Rollback SVN 1 | | N O | | | | Automatic<br>Hardware<br>Enforced Anti-<br>rollback SW> | successfully r | automatically active once ME FW<br>uns on platform. Firmware with<br>(N is blocked from execution<br>abled) | | | | Set HW-<br>enforced Anti-<br>Rollback for<br>Current SVN> | SVN value. Fire | forced anti-rollback for current ARB-<br>mware with lower ARB-SVN is<br>execution. Value will be restored to<br>command is sent.<br>abled] | | Sub-screen | Next Level Sub-so | creens / Description | | | |---------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PCH-FW<br>Configuration> | OEM Key<br>Revocation | Automatic OEM<br>Key Revocation> | BIOS automatically sends HECI command to revoke OEM keys. [Enabled, <b>Disabled</b> ] | | | | configuration> | Invoke OEM Key<br>Revocation> | A Heci command will be sent to revoke OEM key. [Enabled, <b>Disabled</b> ] | | | Sub-screen | Next Level Sub-so | reens / Description | | | | Thermal<br>Consideration> | Enable all<br>Thermal<br>Functions> | Enable: for memory thermal management, active trip points, critical trip points. Disable: for manual configuration [Enabled, Disabled] | | | | | CPU Thermal<br>Configuration> | DTS SMM> | Disable: uses EC reported temperature values. Enable: uses DTS SMM mechanism to obtain CPU temperature values. Out of Spec: uses EC reported temp values and DTS SMM used to handle Out of Spec condition [Enabled, <b>Disabled</b> , Critical Temp Reporting] | | | | | TCC Active<br>Offset> | TCC active Offset rage [0 to 63] Temperature at which the thermal control circuit must be activated. [0] | | | | | TCC Offset Time<br>Window> | For Running Average Temperature Limits (RATL) feature, the offset time range is 5 ms to 448 s. [Disabled, 5ms, 10ms384sec, 488sec] | | | | | TCC Offset<br>Clamp Enable> | For Running Average Temperature Limits (RATL) feature, to allow CPU to throttle below P1 [Enabled, <b>Disabled</b> ] | | | | | TCC Offset Lock<br>Enable> | For Running Average Temperature Limits (RATL) feature, to lock temperature target MSR. [Enabled, Disabled] | | | | | Bi-directional<br>PROCHOT#> | When processor thermal sensor trips (either core) PROCHOT# will be driven. When bi-directional enabled external agents drive PROCHOT# to throttle the processor. [Enabled, Disabled] | | | | | Disable<br>PROCHOT#<br>Output> | [Enabled, Disabled] | | | | | Disable VR<br>Thermal Alert> | [Enabled, <b>Disabled</b> ] | | | | | PROCHOT<br>Response> | [Enabled, <b>Disabled</b> ] | | | | | PROHOT Lock> | [Enabled, <b>Disabled</b> ] | | | | | ACPI T-States> | [Enabled, <b>Disabled</b> ] | | | | Platform<br>Thermal<br>Configuration> | Critical Trip<br>Point> | Controls temperature of ACPI Critical Trip Point, at which OS shuts down the system. Note: 119 C is the PLAN of Record (POR) for all Intel mobile processors. [15 C, 23 C, 31 C119 C (POR), 127 C, 130 C] | | | | | Critical trip<br>Points> | [ <b>Enabled</b> , Disabled] | | | | | PCH Temp<br>Read> | [Enabled, Disabled] | | | Sub-screen | Next Level Sub-sc | reens / Description | | | |---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--| | Thermal<br>Consideration> | Platform<br>Thermal | CPU Energy<br>Read> | [Enabled, Disabled] | | | | Configuration> | CPU Temp<br>Read> | [Enabled, Disabled] | | | | | Alert Enable<br>Lock> | Locks all Alert enable settings. [Enabled, <b>Disabled</b> ] | | | | | CPU Temp> | Fail safe temp that EC uses if OS hangs [72] | | | | | CPU Fan Speed> | Fan speed EC uses if OS hangs [65] | | | Sub-screen | Next Level Sub-sci | reens / Description | | | | Platform<br>Settings> | HID Event Filter<br>driver> | Enable or disable<br>[ <b>Enabled</b> , Disable | the HID event filter driver interface to OS<br>ed] | | | | System Time<br>and Alarm<br>Source> | | system time and alarm functions<br><b>Alarm Device</b> , Legacy RTC] | | | Intel® Trusted Enable or disable Intel® Trusted Device setup boot or Device Setup [Enabled, <b>Disabled</b> ] Boot> | | · · · · · · · · · · · · · · · · · · · | | | | Sub-screen | Next Level Sub-sci | reens / Description | | | | ACPI D3Cold<br>Settings> | ACPI D3Cold<br>Support> | [ <b>Enabled</b> , Disabled] | | | | | VR Ramp up<br>Delay> | Delay between subsequent VR ramp ups if they are all turned on at the same time [16] | | | | | PCIE Slot 5<br>Device Power-<br>On-Delay in<br>ms> | Delay between ap | oplying core power and deasserting PERST# | | | | Audio Delay> | Delay after applying power to HD Audio (REALtek) codec device. [200] | | | | | Sensor Hub> | Delay after apply<br>[ <b>68</b> ] | ing power to sensor hub device | | | | TouchPad> | Delay after applying power to touchpad device [68] | | | | | TouchPanel> | Delay on PR _ON after applying power to touch panel device [68] | | | | | P-State | Set _PPC and send ACPI notification | | | | | Capping> | [Enabled, <b>Disabled</b> ] | | | | | USB Port 1> | Highspeed: USB 2<br>RTD3 support dis | | | | | | highspeed. Check<br>port position. | k USB port1 (below) is Superspeed and port2(top) is respective board configuration to know about USB | | | | | [Highspeed, Supe | rspeed, <b>Disabled</b> ] | | | Sub-screen | Next Level Sub-screens / Description | | | | |----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--| | ACPI D3Cold | USB Port 2> | | ed USB 3.0 exposed as RTD3 capable. | | | Settings> | 03B F0I ( 2> | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | xposed as RTD3 capable. Disabled: USB | | | | | For Sawtoothpeak USB port1 ( | (below) is Superspeed and port2(top) is | | | | | | poard configuration to know about USB | | | | | port position. | - | | | | | [Highspeed, Superspeed, <b>Disa</b> | bled] | | | | ZPODD> | Zero power ODD (ZPODD) onl | y for board with SPODD support | | | | | [Enabled, <b>Disabled</b> ] | | | | | WWAN> | Read only field [D0/L1.2] | | | | | SATA Port 0> | Control the SATA port RTD3 fo | unctionality | | | | | [Enabled, <b>Disabled</b> ] | , | | | | SATA Port 1 | Control the SATA port RTD3 fo | unctionality | | | | | [ <b>Enabled</b> , Disabled] | | | | | SATA Port 2> | Control the SATA port RTD3 for | unctionality | | | | | [Enabled, <b>Disabled</b> ] | | | | | SATA Port 3> | Control the SATA port RTD3 fo | unctionality. | | | | | [Enabled, <b>Disabled</b> ] | | | | | SATA Port 4> | Control the SATA port RTD3 functionality. | | | | | | [Enabled, <b>Disabled</b> ] | | | | | SATA Port 5> | Control the SATA port RTD3 functionality. | | | | | | [Enabled, <b>Disabled</b> ] | | | | | PCIe Remapped<br>CR1> | PCIe RTD3 setup conflicts with SATA RTD3. Platform specific | | | | | | [Enabled, <b>Disabled</b> ] | | | | | PCIe Remapped<br>CR2> | PCIe RTD3 setup conflicts with SATA RTD3. Platform specific [Enabled, <b>Disabled</b> ] | | | | | PCIe Remapped<br>CT3> | PCIe RTD3 setup conflicts with SATA RTD3. Platform specific [Enabled, <b>Disabled</b> ] | | | | Sub-screen | | reens / Description | | | | PCIE | IMR | PCIe IMR> | [Enabled, <b>Disabled</b> ] | | | Configuration> | Configuration> | LCIG IIAIU\ | Linabled, <b>Disabled</b> j | | | Sub-screen | | reens / Description | I | | | Trusted | Read only field | | | | | Computing> | TPM 2.0 device, Fir | rmware version, Vendor | | | | | Security Device<br>Support> | BIOS support for security device. OS will not show security device. TCG EFI protocol and INT1A interface will not be available. [Enabled, Disabled] | | | | | Active PCR<br>Banks> | Read Only Field [SHA256] | | | | | Available PCR<br>Banks> | Read only field [SHA-1, SHA256, SHA384, SM3] | | | | | SHA-1 PCR<br>Bank> | [Enabled, <b>Disabled</b> ] | | | | | SHA256 PCR<br>Bank> | [ <b>Enabled</b> , Disabled] | | | | Sub-screen | Next Level Sub-so | reens / Description | | | | |-----------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--| | Trusted<br>Computing> | SHA_384 PCR<br>Bank> | [Enabled, <b>Disabled</b> ] | | | | | | SM3_256 PCR<br>Bank> | [Enabled, <b>Disabled</b> ] | | | | | | Pending operation> | 1 | Schedule an operating for security device. Note: computer reboots during restart to change the state of security device. [None Clear] | | | | | Platform<br>Hierarchy> | [ <b>Enabled</b> , Disabled] | | | | | | Storage<br>Hierarchy> | [ <b>Enabled</b> , Disabled] | | | | | | Endorsement<br>Hierarchy> | [ <b>Enabled</b> , Disabled] | | | | | | TPM 2.0 UEFI<br>Spec Version> | | e mode for Win8/Win10<br>CG2 protocol and event format for Win 10 or later | | | | | Physical<br>presence Spec<br>Version> | OS supports PPI Spec<br>1.3. [1.2, <b>1.3</b> ] | c 1.2 or 1.3. Note: Some HCK tests might not support | | | | | TPM 2.0<br>Interface Type> | Read only field [CRB] | | | | | | Device Select> | 2.0. Auto supports bo | port to TPM 1.2. TPM 2.0 restricts support to TPM oth with the default set to TPM 2.0 devices if not es will be enumerated. uto] | | | | Sub-screen | Next Level Sub-sc | reens / Description | • | | | | ACPI Settings> | Enable ACPI<br>Auto<br>Configuration> | [Enabled, <b>Disabled</b> ] | | | | | | Enable<br>Hibernation> | 1 . | ernate (05/54 sleep state)<br>y not be effective with some operating systems. | | | | | ACPI Sleep<br>State> | Selects the highest ACPI sleep state the system will enter when suspend is pressed. [Suspend Disabled, S3 (suspend to Ram)] | | | | | Sub-screen | Next Level Sub-sc | reens / Description | | | | | Miscellaneous> | Generic eSPI<br>Decode Ranges> | Generic LPC via<br>eSPI Decode 1> | Enable generic LPC via eSPI decode range [Enabled, <b>Disabled</b> ] | | | | | Watchdog> | Auto-Reload> | Automatic reload of watchdog timers on timeout [Enabled, <b>Disabled</b> ] | | | | | | Global Lock> | Enable: watchdog registers (except WD-Kick) read only until board is reset- [Enabled, <b>Disabled</b> ] | | | | | | Stage 1 Mode> | Selects action for this watchdog stage [Disabled, reset, Delay, WDT Signal only] | | | | | Rest Button<br>Behavior> | Selects reset button<br>[Chipset Reset, Pow | | | | | Sub-screen | Next Level Sub-screens / Description | | | | |----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Miscellaneous> | I2C Speed> | Speed in KHz (Min. 1 KHz and max. 400 KH). 200 KHz is an appropriate default value. [200] | | | | | Onboard I2C<br>Mode> | Selects Multi master or Busclear [Multimaster, Busclear] | | | | | Manufacture<br>Mode> | Read only field [Enabled, <b>Disabled</b> ] | | | | | Lid Switch<br>Mode> | Shows or hides LID switch in ACPI OS. [Enabled, <b>Disabled</b> ] | | | | | Sleep Button<br>Mode> | Shows or hides sleep button in ACPI OS [Enabled, <b>Disabled</b> ] | | | | | ACPI Temperature Polling> | Sets mode for temperature polling through OSPM (0: disabled, 1: enabled) [Enabled, Disabled] | | | | | TZ00<br>Temperature<br>Polling Time> | Interval (sec) between two temperature measuring attempts in ACPI thermal zone 00 (Ambient temperature) [30] | | | | | Create ACPI AC<br>adapter> | Creates ACPI AC adapter device with virtual battery even in non-battery systems. This helps some device drivers to identify the power status of the system. [Enabled, Disabled] | | | | | SMbus Device<br>ACPI Mode> | SM bus device is hidden or visible in OS<br>[Hidden, <b>Normal</b> ] | | | | | CPLD Device<br>ACPI Mode> | CPLD device is hidden or visible in OS<br>[Hidden, <b>Normal</b> ] | | | | | SDIO/GPIO<br>Mode | Read only field [H/W strap] | | | | | SDIO Clock Limit | Auto: used the highest clock the controller and card can agree to, otherwise limit controller clock to given value. [Auto, <b>25 MHz (SDR12)</b> , 50 MHz (SDR25), 100 MHz (SDR50) | | | | | GPIO Mux0<br>Select | GPIO MUXO select help [GPIO4 Enable, External HAD Reset Enabled] | | | | | GPIO Mux1<br>Select | GPIO MUX1 select help<br>[GPIO5+GPIO6 Enabled, <b>System Fan Enabled</b> ] | | | | | Control SMARC<br>GPIOs in BIOS> | GPIO control in BIOS- If disable GPIO are not touched by BIOS [Enabled, <b>Disabled</b> ] | | | | | GPIO IRQ#> | Sets IRQ# to trigger by the CPLD on GPIO event. [Enabled, <b>Disabled</b> ] | | | | | I2C IRQ#> | Sets the IRQ number to trigger by cPLD on I2C event. [Enabled, <b>Disabled</b> ] | | | | | Local FW<br>Update> | Allows BIOS re-flashing if Relax Security Configuration is set as enabled. Only Valid for one reset cycle! [Enabled, <b>Disabled</b> ] | | | | | Last System<br>Reset Through> | Read only field [Power-on reset] | | | | Sub-screen | Next Level Sub-so | reens / Description | | | |-------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--| | Smart Settings> | Smart Self-test> | Runs Smart self-test on all HDDs during Post | | | | | | [Enabled, <b>Disabled</b> ] | | | | Sub-screen | Next Level Sub-sc | reens / Description | | | | Hardware | Read only field | | | | | Monitor> | H/W Monitor type | , CPU and Modules temperature value and runtime and standby voltage | | | | | CPU Fan> | | | | | | Fan Control> | Sets fan control mode where disable totally stops the fan. | | | | | | [Disabled, Manual <b>, Auto</b> ] | | | | | Fan Pulse> | Number of pulses the fan produces during one revolution (range 1 - 4) [2] | | | | | Fan Trip Point<br>Speed> | Temperature where the fan accelerates. (range 20 to 80 C) [50] | | | | | Trip Point<br>Speed> | Fan speed at trip point in %. Minimum value 30. Fan always runs at 100% at TJmax 10 C. [50] | | | | | Reference<br>Temperature> | Determines the temperature source used for automatic fan control [CPU temperature, Module temperature] | | | | | External Fan> | | | | | | Fan Control> | Sets fan control mode where disable totally stops the fan. [Disabled, Manual <b>, Auto</b> ] | | | | | Fan Pulse> | Number of .pulses the fan produces during one revolution (range 1- 4) [2] | | | | | Fan Trip Point<br>Speed> | Temperature at which the fan accelerates (range 20 to 80 C) [50] | | | | | Trip Point<br>Speed> | Fan speed at trip point in %. Minimum value 30. Fan always runs at 100% at TJmax 10 C.[ <b>50</b> ] | | | | | Reference<br>Temperature> | Determines the temperature source used for automatic fan control [CPU temperature, <b>Module temperature</b> ] | | | | Sub-screen | Next Level Sub-sc | reens / Description | | | | UEFI Variables<br>Protection> | Password Protection of Runtime Variables> | Controls NVRA; runtime variable protection through system admin Password. [Enabled, Disabled] | | | | Sub-screen | Next Level Sub-sc | reens / Description | | | | Serial Port | COMO | | | | | Console<br>Redirection> | Console<br>Redirection> | [Enabled, <b>Disabled</b> ] | | | | | COM1 | 1 | | | | | Console<br>Redirection> | [Enabled, <b>Disabled</b> ] | | | | | COM3(PCI Bus0, D | ev30, Func1, Port1) (disabled) | | | | | Console<br>Redirection<br>(Kontron COM1) | [Enabled, <b>Disabled</b> ] | | | | | Serial port for out | of Band management/Windows emergency Management Services (EMS) | | | | Sub-screen | Next Level Sub-so | reens / Description | | | |--------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Serial Port<br>Console<br>Redirection> | Console<br>Redirection<br>EMS> | [Enabled, <b>Disabled</b> ] | | | | Sub-screen | Next Level Sub-sc | creens / Description | | | | AMI Graphics<br>Output Protocol<br>Policy> | Read only field Intel® Graphics Co Output Select> BIST Enable> | ontroller / Intel® GOP Driver [18.0.1031] Selects output Interface [eDP1, <b>DVI1 Active</b> ] Starts of stops BIST on the integrated display panel [Enabled, <b>Disabled</b> ] | | | | Sub-screen | Next Level Sub-sc | reens / Description | , | | | SIO Common<br>Settings> | Lock Legacy<br>Resource> | [Enabled, <b>Disabled</b> | ] | | | Sub-screen | Next Level Sub-sc | reens / Description | | | | SIO<br>Configuration> | Active Serial port 0> | Use this Device> Logical Device Settings Current> | Enable or disable use of this logical device [Enabled, Disabled] Read only field IO=3F8h; IRQ=4; | | | | | Possible:> | Allows the user to change the device's resource settings. New settings are reflected on the setup page after system restart. [Use Automatic Settings, IO=3F8h; IRQ=4; IO=3F8h; IRQ=3,4,5,7,9,10,11,12; IO=2F8h; IRQ=3,4,5,7,9,10,11,12; IO=3E8h, DMA; IRQ=3,4,5,7,9,10,11,12; IO=2E8h; IRQ=3,4,5,7,9,10,11,12] | | | | Warning! Disabling SIO logical devices may have unwanted side effects. Proceed with caution! | | | | | | Active Parallel<br>Port 1> | Use this Device> | Enable or disable use of this logical device [Enabled, Disabled] | | | | | Logical Device<br>Settings Current> | Read only field<br>IO=2F8h; IRQ=3; | | | | | Possible: Use<br>Automatic<br>Settings:> | Allows the user to change the device's resource settings. New settings are reflected on the setup page after system restart. Use Automatic Settings, IO=3 IO=2F8h; IRQ=3; IO=378h; IRQ=3,4,5,7,9,10,11,12; IO=2F8h; IRQ=3,4,5,7,9,10,11,12; IO=2E8h; DMA; IRQ=3,4,5,7,9,10,11,12; IO=2E8h; IRQ=3,4,5,7,9,10,11,12] | | | | Warning!<br>Disabling SIO logic | cal devices may have ι | IO=3E8h, DMA; IRQ=3,4,5,7,9,10,11,12; | | | Sub-screen | Next Level Sub-screens / Description | | | | | |--------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PCI Sub System | PCI Settings Common for all Devices: | | | | | | Settings> | Mitigation> E | Re-enable Bus Master Attribute disabled during PCI enumeration for PCI<br>Bridge after SMM locked.<br>Enabled, <b>Disabled</b> ] | | | | | | Warnings: | ne following PCI devices:<br>rice settings may have unwanted side effects.<br>roceed with caution. | | | | | Sub-screen | Next Level Sub-scree | ens / Description | | | | | USB<br>Configuration> | Read only field<br>USB module version | Controller and devices | | | | | | Legacy Support> | Auto: disable legacy if no USB devices are connected Disable: keeps USB devices available only for EFI applications [Enabled, Disabled, Auto] | | | | | | XHCI Hand-off> | This is a work around for OSs without XHCI hand-off support. The XHCI ownership change should be claimed by XHCI driver [Enabled, Disabled] | | | | | | USB Mass Storage<br>Driver Support> | [Enabled, Disabled] | | | | | | USB hardware delays and timeouts: | | | | | | | USB Transfer<br>Time-outs> | Time out value for control, Bulk and interrupt transfers. [1 sec, 5 sec, 10 sec, <b>20 sec</b> ] | | | | | | Device Reset<br>Time-out> | USB Mass Storage device start unit command time-out [10 sec, <b>20 sec</b> , 30 Sec, 40 sec] | | | | | | Device Power-Up<br>Delay> | Maximum time device takes before reporting properly to host controller Auto uses default value: 100 ms for a root port, for a Hub port the delay is taken from HUB descriptor. [AUTO, Manual] | | | | | | Mass Storage device | s: | | | | | | Linux File-CD<br>Gadget 0510> | Mass storage device emulation type. Auto enumerates devices according to their media format. Optical drives are emulated as CDROM, drives with no media will be emulated according to a drive type. [Auto, Floppy, forces FDD, Hard Disk, CD-Rom] | | | | | Sub-screen | Next Level Sub-scree | ens / Description | | | | | Network Stake<br>Configurator> | Network Stack> | Enable or disable UEFI network stack. [Enabled, <b>Disabled</b> ] | | | | | Sub-screen | Next Level Sub-scree | ens / Description | | | | | NVMe> | Read only field No device found in the system | | | | | | Sub-screen | Next Level Sub-scree | ens / Description | | | | | SDIO<br>Configuration> | SDIO Access Mode> | Auto: Access SD device in DMA mode if supported else in PIO Mode DMA: access SD device in DMA mode PIO: access SD in PIO mode [Auto, ADMA, SDMA, PIO] | | | | | Sub-screen | Next Level Sub-scree | ens / Description | | | |------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--| | SDIO | Mass Storage Devices | 5 | | | | Configuration> | BUS 0 Dev 1A Fun 0<br>SOJ58X(63.6GB)> | Mass storage device emulation type. Auto: enumerates devices less than 530 MB as floppies. Forced FDD: forces HDD formatted drive to boot FDD [Auto, Floppy, Forced FDD, hard Disk] | | | | Sub-screen | Next Level Sub-scree | ns / Description | | | | User Password<br>Management> | Admin Password<br>Management> | Read only field [Not Installed] | | | | | Change Admin<br>Password> | New password must be between 8 and 32 Characters include lower and upper case, number and symbol. Note: input old admin password If it was set, then you can change the password to a new one. After the change action you may need to enter the password when you enter UI. Input an empty password can clean old admin password, then no need to input password to enter UI. | | | | Sub-screen | Next Level Sub-scree | lext Level Sub-screens / Description | | | | RAM Disk<br>Configuration> | Disk Memory<br>Type> | Specifies type of memory to use from the available memory pool in system to create a disk [Boot Service Data, Reserved] | | | | | Create RAW> | Size Hex> | Valid RAM disk size should be multiples of the RAM disk block size. | | | | | Create & Exit> | Create a new RAM disk with the given starting and ending address | | | | | Discard & Exit> | Discard and exit | | | | Create from File> | Create a RAM disk from a g | iven file. | | | | RAM Disk 0:<br>[0x6D3EA018,<br>0x6D3EB017] | Select or remove<br>[Enabled, <b>Disabled</b> ] | | | | | RAM Disk 1:<br>[0x6D3DD018,<br>0x6D3DE017] | Select or remove [Enabled, <b>Disabled</b> ] | | | | | RAM Disk 2:<br>[0x6D3D9018,<br>0x6D3DA017] | Select or remove<br>[Enabled, <b>Disabled</b> ] | | | | | Remove Selected<br>RAM Disk (s)> | Remove selected RAM disk | S | | # 9.6. Chipset The Chipset Setup menu lists sub-screens and second level sub-screens of the functions supported within the Chipset setup menu. Figure 18: Chipset Setup Menu The following table shows sub-screens and describes the function. Default settings are in bold. Table 38: Chipset Setup Menu Sub-screens and Functions | Sub-screen | Next Level Sub-so | creens / Descripti | on | | | | |----------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--| | Firmware<br>Configuration> | is to skip policy up | Firmware Configuration option. Note Ignore policy update (STR_FW_CONFIG_DEFAULT_VALUE) is to skip policy update and will only work on a platform. [Ignore Policy Update, Production, <b>Test</b> ] | | | | | | Sub-screen | Next Level Sub-so | creens / Description | on | | | | | System Agent (SA) Configuration> | VT-d > | Read only field Memory configuration parameters [Supported] | | | | | | | Memory<br>Configuration> | Memory<br>Thermal<br>Configuration> | Memory Power<br>and Thermal<br>Throttling> | DDR<br>Power<br>Down and<br>Idle<br>Counter> | BIOS: controls DDR CKE<br>mode and idle timer value.<br>PCODE: manages the mode<br>[PCODE, <b>BIOS</b> ] | | | | | | | For LPDDR:<br>DDR<br>Power<br>Down and<br>Idle<br>Counter> | BIOS: controls DDR CKE<br>mode and idle timer value.<br>PCODE: manages the mode<br>[PCODE, <b>BIOS</b> ] | | | Sub-screen | Next Level Sub-s | Next Level Sub-screens / Description | | | | | |----------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | System Agent<br>(SA)<br>Configuration> | A) Configuration> Thermal a | | and | emory Power<br>d Thermal<br>rottling> | Refresh_2<br>X_<br>Mode> | 0-disabled, 1- IMC Enables 2xRef when Warm or Hot, 2- IMC Enables 2xref when Hot. [disabled, 1- Enabled for warm or hot, 2- enabled for hot only] | | | | | | | LPDDR<br>Thermal<br>Sensor> | When enabled MC uses<br>MR4 to read LPDDR<br>thermal sensors<br>[Enabled, Disabled] | | | | | | | Self<br>Refresh<br>Enable> | [ <b>Enabled</b> , Disabled] | | | | | The | emory<br>ermal<br>anagement> | (Enabled, <b>D</b> i | sabled] | | | | Read only field Memory configuration: RC Version, Date rate and Timings. Slot informati (populate (size, rank, manufacturer), not populated) Memory ratio and clocking/overclocking | | | | | | | | MCR ULT Safe<br>Config.> | | MCR ULT safe Configuration for P0 [Enabled, <b>Disabled</b> ] | | | | | | Safe Mode<br>Support> | , | | | | | | | Maximum<br>Memory<br>Frequency> | | Maximum frequency (MHz) must divide by 133 or according to RefCLK. In GEAR2 must divide by 261 200. Lowest GEAR2 speed is 2133. [Auto, 1067, 1200 4200, 4267 | | | | | | Max TOULD> | | Dynamic assignment adjusts TOLUD automatically based on the largest MMIO length of installed graphics controller. [Dynamic, 1GB, 1,25GB, 1.5GB, 1.75GB, 2GB, 2.25GB, 2.5GB] | | | | | | SA GV> | | System Agent Geyserville. Can disable, fix to a specific point, or enable frequency switching. [Disable, Fixed Low, Fixed Mid, Fixed High, <b>Enabled</b> ] | | | | | | Enables RH<br>Prevention> | | Actively prevent row hammer [Enabled, Disabled] | | | | | | Row Hammer<br>Solution> | | Type of method to prevent row hammer [2x refresh] | | | | | | Power Down<br>Mode> | | CKE power Down Mode Control [Auto, No Power Down, APD, PPD-DLLoff] | | | | | | Memory<br>Scrambler> | | Enables/ disa<br>[ <b>Enabled</b> , Disa | - | crambler support | | Sub-screen | Next Level Sub-s | creens / Description | | | | |----------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | System Agent<br>(SA)<br>Configuration> | Memory Force ColdReset> Configuration> | | Force Coldreset or Choose MrcColdBoot mode, when Coldboot is required during MRC execution- If ME 5 MB is present, Force Coldreset is required! [Enabled, <b>Disabled</b> ] | | | | | | IN-Band ECC> | [ <b>Enabled</b> , Disa | abled] | | | | | IN-Band ECC<br>Operation Mode> | range 1: makes | node protects requests on the address<br>s all requests non protected and ignores<br>2: makes all requests protected and<br>check | | | | In-Band ECC Error<br>Injection> | By enabling the error injection enabling feature, the usacknowledges the security risks. Enabling error injection allows attackers who have access to the host operation system to inject IBECC errors that can cause unintended memory corruption and enable the leak of security dain the BIOS stolen memory regions. [Enabled, <b>Disabled</b> ] | | | | | | | Memory Remap> | Memory rema<br>[ <b>Enabled</b> , Disa | | | | | | Fast Boot> | Fast path through the MRC [ <b>Enabled</b> , Disabled] | | | | | | Train On Warm<br>Boot> | Training on warm boot [Enabled, <b>Disabled</b> ] | | | | | | BDAT Memory<br>Test Type> | Read Only field [Rank margin Tool Rank] | | | | | Graphics<br>Configuration> | Skip Scanning of<br>External Gfx Card> | Enabled- will<br>PCH PCIe ports<br>[Enabled, <b>Disa</b> | | | | | | Primary Display> | | X/PEG/PCI graphics device which is the ay or select HG for hybrid Gfx. | | | | | External Graphics<br>Cards Primary<br>Display<br>Configuration> | Primary<br>PCIE> | Select: Auto/PCIE1 to PCIe7 of D28: F0 to F7, PCIE8 to PCIE15 of D29: F0 to FF7, PCIE16 to PCIe19 of D27: F0 to F3, Graphics device should be primary PCIE [Auto, PCIE1, PCIe2, PCIE18, PCIE19] | | | | | Internal Graphics> | Keep IGFX enabled based on the Setup options [Auto, Disabled, Enabled] | | | | | | GTT Size> | Selects GTT si<br>[2MB, 4MB, <b>8</b> f | | | | | | Aperture Size> | Select the aperture size. Note: above 4GB MMIO BIOS assignments is automatically enabled when selecting 2048 MB aperture. To use this feature please disable CSM support. [128MB, <b>256MB</b> , 512MB, 1024MB] | | | | Sub-screen | Next Level Sub-s | creens / Description | on | | | |----------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | System Agent (SA) Configuration> | Graphics<br>Configuration> | DVMT Pre-<br>allocated> | Selects the pre-allocated (fixed) graphics memory size used by the internal graphics device [ 32M, 64M, 96M 128M, 160M, 4M, 8M, 12M, 16M, 20M, 24M, 28M, 32M/F7, 36M, 40M, 44M, 48M, 52M, 56M, 60M] | | | | | | DVMT Total Gfx<br>Mem> | Selects the total graphics memory size used by the internal graphics device [128M, <b>256M</b> , Max] | | | | | | PM Support> | [Enabled, Disabled] | | | | | | PAVP Enable> | [Enabled, Disabled] | | | | | VT-d> | [ <b>Enabled</b> , Disabl | ed] | | | | | X2APCI Opt<br>Out> | X2APCI Opt Out b | | | | | | DMA Control<br>Guarantee> | DMA Control Gua<br>[Enabled, <b>Disabl</b> e | | | | | | IGD VTD<br>Enable> | [ <b>Enabled</b> , Disabled] | | | | | | IPU VTD<br>Enable> | [Enabled, <b>Disabled</b> ] | | | | | | IOP-VTD<br>Enable> | [ <b>Enabled</b> , Disabled] | | | | | | CPU Crash Log<br>(Device 10)> | [Enabled, <b>Disabled</b> ] | | | | | | CRID Support> | SA CRID and TCSS<br>[Enabled, <b>Disable</b> | 5 CRID control for Intel SIPP<br>ed] | | | | | Above 4 GB<br>MMIO BIOS<br>Assignment> | Enables/ disables above 4 GB memory mapped Io BIOS assignment. This is enabled automatically when aperture size is set to 2048 MB. [Enabled, Disabled] | | | | | Sub-screen | Next level Sub-S | creens / Descriptio | n | | | | PCH-IO<br>Configuration> | PCI Express<br>Configuration> | DMI Link ASPM<br>Control> | Control of Active State power management of the DMI [Disable, L0s, L1, L0sL1, <b>Auto</b> ] | | | | | | Peer Memory<br>Write Enable> | [Enabled, <b>Disabled</b> ] | | | | | | Compliance<br>Test Mode> | [Enabled, <b>Disabled</b> ] | | | | | | PCH PCI<br>Express Clock<br>Gating> | PCH PCI express clock gating (power management) for each root port. [Platform-POR, Enabled, <b>Disabled</b> ] | | | | | | PCIe Function<br>Swap> | Disabled prevents PCIe root port function swap. If any function other than 0 <sup>th</sup> is enabled, 0 <sup>th</sup> will become visible. [ <b>Enabled</b> , Disabled] | | | | Sub-screen | Next Level Sub-s | screens / Descript | tion | | |------------|-------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | | PCI Express<br>Configuration> | PCIe EQ<br>Settings> | PCIe EQ<br>Override> | Choose own PCIe EQ setting. Only use when you have a thorough understanding of the equalization process. [Enabled, <b>Disabled</b> ] | | | | PCIE Express<br>Root Port | PCIe Express<br>Root Port [#]> | Control the PCIe Express Root Port [Enabled, Disabled] | | | | [1 to 4]> | Connection<br>Type> | Read only field [Slot] | | | | ASPM> | Sets ASPM level: Force LO: Forces all links to LOs state Auto: BIOS auto configure Disable: Disables ASPM [Disable, LOs, L1, LOsL1, Auto] | | | | | | L1 Sub-states> | PCI express L1 sub-state settings: [Disabled, l1.1, l1.1 &L1.2] | | | | ACS> | Access Control Service extended capabilities [Enabled, Disabled] | | | | | | PTM> | Precision Time Measurement<br>Enabled, <b>Disabled</b> ] | | | | | DPC> | Downstream Port Containment [Enabled, Disabled] | | | | | EDPC> | Extensions for Downstream Port Containment [Enabled, Disabled] | | | | | URR> | Unsupported Request Reporting [Enabled, <b>Disabled</b> ] | | | | | FER> | Fatal error reporting [Enabled, <b>Disabled</b> ] | | | | | NFER> | Non- Fatal error reporting<br>[Enabled, <b>Disabled</b> ] | | | | | CER> | PCIe Correctable error reporting [Enabled, <b>Disabled</b> ] | | | | | SEFE> | Root PCIe System error on fatal error [Enabled, <b>Disabled</b> ] | | | | | SENFE> | PCIe System error on non-fatal error<br>[Enabled, <b>Disabled</b> ] | | | | | SECE> | Root PCIe System error on correctable error [Enabled, <b>Disabled</b> ] | | | | | PME SCI> | PCIe PME SCI<br>[ <b>Enabled</b> , Disabled] | | Sub-screen | Next Level Sub-screens / Description | | | | | | | | |--------------------------|--------------------------------------|----------------------------------|-----------------------------|-----------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | PCH-IO<br>Configuration> | PCI Express<br>Configuration> | PCIE Express Root Port [1 to 4]> | Hot Plug> | | PCIe hotplug<br>[Enabled, <b>Disabled</b> | 1] | | | | | | [1 to 4]> | Advance Error<br>Reporting> | | [ <b>Enabled</b> , Disabled | d] | | | | | | | PCIE Speed> | | Configure PCIe Spe<br>[ <b>Auto</b> , Gen1, Gen2, | | | | | | | | Transmitter H<br>Swing> | lalf | [Enabled, <b>Disablec</b> | 1] | | | | | | | Detect Timeou | ut> | 1 1 | _ | | | | | | | Extra Bus<br>Reserved> | | Extra bus reserved behind this root br | _ | | | | | | | Reserved<br>Memory> | | Range (1-20 MB) for this root port. [10] | | | | | | | | Reserved I/O> | | Reserved IO Range (4K, 8K, 12K, 16K, 20K) for this root bridge. [4] | | | | | | | | PCH PCIe LTR | Lie LTR Configuration | | | | | | | | | LTR> | | Cle latency reporting | | | | | | | | | | Snoop<br>Latency<br>Override> | Di<br>M<br>Au | noop latency overrid<br>isabled- disable over<br>anual- Manually ent<br>uto- maintain defaul<br>Disabled, Manual <b>, Au</b> | rride<br>er override values<br>t BIOS flow | | | | | | Non Snoop<br>Latency<br>Override> | erride> Disabl<br>Manua<br>Auto- | on Snoop latency ov<br>isabled- disable over<br>anual- Manually ent<br>uto- maintain defaul<br>Disabled, Manual, <b>Au</b> | rride<br>er override values<br>t BIOS flow | | | | | Force LTR<br>Override> | Er<br>LT<br>Di | TR messages from th | values are forced and | | | | | | | | LTR Lock> | | Cle LTR configuration [nabled] | ı lock | | | | | | | Extra<br>Options> | | etect Non-<br>ompliance Device> | When enabled device will take more post time [Enabled, <b>Disabled</b> ] | | | | Sub-screen | Next Level Sub-s | creens / Descripti | on | | | | | |--------------------------|--------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--| | PCH-IO<br>Configuration> | PCI Express<br>Configuration> | PCIE Express<br>Root Port<br>[1 to 4]> | Extra<br>Options> | Prefeto | th Memory> | Prefetchable<br>memory range for<br>this root bridge [10] | | | | | | | Reserv<br>Alignm | ed Memory<br>ent> | Range (0 to 31 bits) [1] | | | | | | | Prefeto<br>Memor | chable<br>ry Alignment> | Range (0 to 31 bits) [1] | | | | | PCI Clock> | Clock0<br>Assignment> | or LAN<br>Enable<br>Disable | m-POR = clock<br>according to m<br>= keep clock ev<br>e = disable clock<br>rm-POR, <b>Enabl</b> | ven if unused<br>« | | | | | | ClkReq for<br>Clock0> | CLKSR<br>Disabl | rm-POR = CLKR<br>C according to r<br>e = disable cloc<br>orm-POR, <b>Disab</b> | k | | | Sub-screen | Next Level Sub-screens / Description | | | | | | | | PCH-IO<br>Configuration> | SATA<br>Configuration> | SATA Enable/disable SATA device on> Controllers> [Enabled, Disabled] | | | device | | | | | SATA Mode<br>Selection> | Determines<br>[ <b>AHCI</b> ] | Determines how the SATA controllers(s) operate [AHCI] | | | | | | | SATA Ports<br>Multiplier> | [Enabled, <b>Di</b> | [Enabled, <b>Disabled</b> ] | | | | | | | | SATA Test<br>Mode> | | Test mode enable disable (loop back) [Enabled, <b>Disabled</b> ] | | | | | | | Software<br>Feature Mask<br>Configuration> | HDD Unlock: | HDD Unlock> | | cates HDD password<br>s enabled<br>abled] | | | | | | LED Locate> | | hardware is a | cates LED/SGPIO<br>Ittached and ping to<br>e is enabled on OS<br>abled] | | | | | Aggressive LPM<br>Support> | Enable PCH t | | ssively enter lin | k power state | | | | | Serial ATA<br>Port 0> | Read only fie | eld | | | | | | | Software<br>Preserve> | Read only Fig<br>Unknown | Read only Field Unknown | | | | | | | Port [#]> | Enable or dis | | SATA port [0 o | -1] | | | | | Hot Plug> | Designates p | | ot pluggable | | | | Sub-screen | Next Level Sub-screens / Description | | | | |--------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PCH-IO<br>Configuration> | SATA<br>Configuration> | Configure as eSATA> | Read only Field Hot Plug Supported | | | | | External> | Marks port as External [Enabled, <b>Disabled</b> ] | | | | | SPIN Up Device> | Enables staggered spin up on boot (on drives with option enabled spin up only). Otherwise all drives spin up at boot [Enabled, <b>Disabled</b> ] | | | | | SATA Device<br>Type> | Identified the drive type connected to SATA port [Hard Disk Drive, Solid State drive] | | | | | Topology> | Identify the SATA topology [Unknown, ISATA, Direct Connect, Flex, M2] | | | | | SATA Port 0<br>DevSLP> | For DevSLP both hard drive and SATA port need to support DevSLP function otherwise, unexpected behavior might happen. Check module design before enabling. [Enabled, <b>Disabled</b> ] | | | | SATA Port 0<br>RXPolarity> | Enable/disable SATA Port 0 RXPolarity. Disable is default- check module design before enabling. [Enabled, <b>Disabled</b> ] | | | | | DITO<br>Configuration> | [Enabled, <b>Disabled</b> ] | | | | | DITO Value> | Read Only port [625] | | | | | | DM value> | Read Only port [15] | | | Sub-screen | Next Level Sub-s | creens / Description | n | | | PCH-IO<br>Configuration> | USB<br>Configuration> | XHCI<br>Compliance<br>Mode> | Disabled: Default Enable: for Compliance mode testing [Enabled, <b>Disabled</b> ] | | | | | XDCI Support> | Read only field<br>[Enabled, <b>Disabled</b> ] | | | | | USB2 PHY Sus<br>Well Power<br>Gating> | Select Enable for Sus Well PG for USB2 PHT. This option has no effect on PCH-H. [Enabled, Disabled] | | | | | USB3 Link<br>Speed<br>Selection> | Selects USB3 link speed [GEN 1, GEN2] | | | | | USB PD0<br>Programming> | Select if Port Disable Override (PDO) used [Enabled, Disabled] | | | | | USB<br>Overcurrent> | Select Disable for pin-based debug. If Pin-based debug enabled and USB overcurrent is not disabled, USB DbC does not work. [Enabled, Disabled] | | | Sub-screen | Next Level Sub-s | Next Level Sub-screens / Description | | | | |--------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--| | PCH-IO<br>Configuration> | 036 | | Select Enable if USB Overcurrent functionality is used. Enabling make xHCl controller consume overcurrent mapping data [Enabled, Disabled] | | | | | | USB Port<br>Disable<br>Override> | | e corresponding USB port from onnection to the controller<br>Pin]] | | | | | USB<br>Device/HOST<br>Mode Override> | Enable or disable the port device mode [Disabled, Select Per | e corresponding USB 2.0 and USB 3.0 | | | Sub-screen | Next Level Sub-s | creens / Descriptio | n | | | | PCH-IO<br>Configuration> | Security RTC Memory Configuration> Lock> | | Enable Locks bytes 3<br>bank of RTC RAM<br>[ <b>Enabled,</b> Disabled] | 8h-3Fh in the lower/upper 128-byte | | | | | BIOS Lock> | PCH BIOS Lock enabl<br>protection of Flash.<br>[ <b>Enabled,</b> Disabled] | e feature. Enable to ensure SMM | | | Sub-screen | Next Level Sub-screens / Description | | | | | | PCH-IO HD Audio Configuration> | HD Audio> | Controls detection of the HD-audio device:<br>Enables or disable: HDA unconditionally<br>[Enabled, Disabled] | | | | | | Audio DSP> | Enables or disables the Audio DSP. [Enabled, <b>Disabled</b> ] | | | | | | | HD Audio<br>Advanced<br>Configuration> | iDisplay Audio<br>Disconnect> | Disconnects the SDI2 signal to hide/disable iDisplay audio Codec [Enabled, <b>Disabled</b> ] | | | | | | Codec Sx Wake<br>Capability> | Capability to detect wake initiated by a codec in Sx (e.g. Modem codec) [Enabled, <b>Disabled</b> ] | | | | | | PME Enable> | Enables PME wake of HD audio controller during post [Enabled, <b>Disabled</b> ] | | | | | | Statically Switchable | VBCLK Clock Frequency Config. | | | | | | HD Audio Link<br>Frequency> | Selects HD Audio Link frequency. Applicable only if HAD codec supports selected frequency [6 MHz, 12 MHz, <b>24 MHz</b> ] | | | | | | iDisplay Audio Link<br>Frequency> | Selects iDisplay Link frequency<br>[48 MHz, <b>96 MHz</b> ] | | | | | | iDisplay Audio Link<br>T-Mode> | Indicates whether SDI is operating in 1T, 2T (CNL) or 2T, 4T, 8T mode (ICL) [2T Mode, 4T Mode, <b>8T Mode</b> , 16T Mode] | | | Sub-screen | Next Level Sub-s | creens / Description | n | | | |--------------------------|-----------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--| | PCH/IO<br>Configuration> | Serial IO<br>Configuration> | SPI2 Controller> | Otherwise, SPI2 | d on the thermal subsystem in PCI mode.<br>will not appear in the OS. SPI2 will be<br>SPIO or PWM or TGPIO is enabled.<br>led] | | | | | | If device is function 0, PSF disabling is skipped. PSF default remains and device PCI CFG space will be visible. This is needed to allow PCI enumerator access functions above 0 in a multifunction device. The following devices depend on each other: | | | | | | | I2CO and I2C1,2,3<br>UARTO and UAR<br>UART2 and I2C4<br>UART 0 (00:30:0<br>is enabled like C | T1, SPIO, 1<br>,5<br>10) cannot be disabled when: Child device | | | | | | codec is enabled | 00) cannot be enabled when: I2S Audio | | | | | | [Disabled, <b>Enabled</b> , Communication port (COM)] | | | | | | Serial IO UART1<br>Settings> | Hardware<br>Flow Control> | Enable: configures two additional GPIO pads for use as RTS/CTS signals for UART [Enabled, <b>Disabled</b> ] | | | | | | DMA Enable> | Enable: UART OS driver uses DMA when possible Disable: OS driver enforces PIO mode [Enabled, Disabled] | | | Sub-screen | Next Level Sub-S | creens / Descriptio | n | | | | PCH/IO<br>Configuration> | SCS<br>Configuration> | eMMC 5.1<br>Controller> | [ <b>Enabled,</b> Disab | oled] | | | | | eMMC 5.1<br>HS400 Mode> | ( <b>Enabled,</b> Disab | oled] | | | | | Enable HS400<br>Software<br>Tuning> | Software tuning<br>the expense of I<br>[Enabled, <b>Disab</b> | | | | | | Driver<br>strength> | Sets I/O driver s<br>[33 Ohm, <b>40 Oh</b> | _ | | | | | SD Card 3.0<br>Controller> | Enables disable<br>[Enabled, <b>Disab</b> | SCS SDHC 3.0 controller | | | Sub-screen | Next Level Sub-S | creens / Descriptio | n | | | | PCH-IO<br>Configuration> | PSE<br>Configuration> | PSE Controller> | Enables/disable<br>device<br>[ <b>Enabled,</b> Disab | e Programmable Service Engine (PSE)<br>oled] | | | | l | I. | I. | | | | Sub-screen | Next Level Sub-s | Next Level Sub-screens / Description | | | | |-------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PCH-IO | PSE | PSE IP ownersh | nip and GPIO Mux Assignment Configuration | | | | Configuration> Configuration> | 12SC7> | If I2C7 is not set to host owned, all PSE CAN and QEP devices could not be set to host owned too due to sharing same function. I2C7 cannot assign host own if UCSI ACPI device enabled [None, PSE owned with pin muxed, Host owned with pin muxed] | | | | | | SPIO> | SPIO has pin conflict with PWM pin 3, TGPIO pin 10-13 and 39, serial SPI2. If it is greyed out, check the previous options. The same pin cannot be assigned to multiple IP. IF SPIO is not set to host owned, SPI1-3 could not be set to host owned too due to sharing same function. [None, PSE owned with pin muxed, Host owned with pin muxed] | | | | | | SPI1> | To assign this device to host owned enable PSE SPIO to host owned because SPIO is the function 0 of the device: SPIO has pin conflict with PWM, TGPIO10-14, 39, serial IO SPI2, SPI1 has pin conflict with PWM, TGPIO32-35 SPI2 has pin conflict with serial IO SPIO SPI3 has pin conflict with serial IO SPI1. If it is greyed out, check the previous options [None, PSE owned with pin muxed] | | | | | | | CANO> | I2C7 to host owned because I2C7 is a function of 0 of this device: CAN0 has pin conflict with I2S0 and TGPI0 16-17 CAN1 has pin conflict with I2S0 and TGPI014.15. If it is greyed out, check the previous options. The same pin cannot be assigned to multiple IP. [None, PSE owned with pin muxed] | | | | | | CAN1> | [None, PSE owned with pin muxed] | | | | | | PSE Interrupt A | Assignment Configuration | | | | | | SPIO> | Checked = interrupt set to SB mode. Default unchecked is MSI mode. [Enabled, <b>Disabled</b> ] | | | | | | SPI1> | Checked = interrupt set to SB mode. Default unchecked is MSI mode. [Enabled, <b>Disabled</b> ] | | | | | | CAN0> | Checked = interrupt set to SB mode. Default unchecked is MSI mode. [Enabled, <b>Disabled</b> ] | | | | | | CAN1> | Checked = interrupt set to SB mode. Default unchecked is MSI mode. [Enabled, <b>Disabled</b> ] | | | | | | | | | | | Sub-screen | Next Level Sub-screens / Description | | | | |--------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PCH-IO<br>Configuration> | TSN GBE<br>Configuration> | PCH TSN LAN<br>Measurement> | Enable/disable TSN LAN. This will mux RGMII2 PPS and RGMII AUXTS. Disable PSE I2C7 to enable this option. [Enabled, <b>Disabled</b> ] | | | | | PCH TSN GBE<br>Multi-Vc> | Enable or disable TSN Multi Virtual Channels.<br>[Enabled, <b>Disabled</b> ] | | | | | PCH TSN GBE<br>SGMII Support> | Enable or disable SGMII mode for PCH TSN GBE. Port in SGMII mode with the same PLL common lane must use the same link speed. SATA or UFS needs to be disables if TSN port is using the same PLL common lane. Make sure IFWI has the proper straps set for SGMII. Make sure FLEX IO lane assignment is not NONE. [Enabled, Disabled] | | | | | PCH TSN link<br>Speed> | PSE TSN GBE 0 link speed configuration.<br>[RefClk 38.4MHz 2.5Gbps, <b>RefClk 38.4MHz 1Gbps</b> ] | | | | | Flex IO Lane<br>Assignment> | Read only field [Lane 8] | | | | | PSE TSN GBE 0<br>Multi-VC> | Enable or disable TSN Multi Virtual Channels. TSN GBE must be host owned. [Enabled, <b>Disabled</b> ] | | | | | PSE TSN GBE 0<br>SGMII Support> | Enable or disable Modphy support for SGMII mode with the same PLL common lane must use the same link speed. UFS needs to be disables as this post uses the same PLL common lanes. Make sure IFWI has the proper straps set for SGMII. Make sure FLEX IO lane assignment is not NONE. [Enabled, Disabled] | | | | | PSE TSN GBE 0<br>Link Speed> | PSE TSN GBE 0 link speed configuration. [RefClk 38.4MHz 2.5Gbps, <b>RefClk 38.4MHz 1Gbps</b> ] | | | | | Flex IO Lane<br>Assignment> | Read only field [Lane 7] | | | Sub-screen | Next Level Sub-s | creens / Description | | | | PCH/IO<br>Configuration> | PCH Master<br>Clock Gating<br>Control> | [Disabled, <b>Default</b> ] | | | | | PCH Master<br>Power Gating<br>Control> | [ <b>Disabled</b> , Default] | | | | | State After<br>G3> | Specifies state to go to when power is re-applied after a power failure (G3 State) [S0 state, S5 State] | | | | | Port 80h<br>Redirection> | Controls where the port 80h cycles are sent [LPC Bus, PCIE Bus] | | | | | Enhance Port<br>80h LPC<br>Decoding> | Support the word/dwor decoding of port 80h behind LPC [Enabled, Disabled] | | | | Sub-screen | Next Level Sub-screens / Description | | | | |--------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PCH/IO<br>Configuration> | Legacy IO Low<br>Latency> | | latency of legacy IO. Some systems require lower IO<br>e of power. This is a tradeoff between power and IO | | | | PCH Energy<br>Reporting> | Enable energy Repo | ort. MUST set as ENABLED. This is only for test purposes.<br>i] | | | | LPM S0i2.0> | | s the SOix sub-states. | | | | LPM S0i2.1> | This setting is for test purpose. S0ix sub-states should be enables for production. [Enabled, Disabled] | | | | | LPM S0i2.2> | | | | | | LPM S0i3.0> | | | | | | LPM S0i3.1> | | | | | | LPM S0i3.2> | | | | | | LPM S0i3.3> | 1 | | | | | LPM S0i3.4> | | | | | | IEH Mode> | Enable or Bypass IEH Mode [Bypass, Enabled] | | | | | Enable TCO<br>Timer> | Enables or disables TCO timer. When disables, it disables PCH ACPI timer, stops TCO timer and ACPI WDAT table will not be published. [Enabled, <b>Disabled</b> ] | | | | | PCIe PLL SSC> | PCIe PLL SSC percentage Auto: Keep HW default, no BIOS override (range 0.0% to 2.0%) [Auto, 0.0%, 0.1%, 0.2%, 2.0%, Disabled] | | | | | Flash<br>Protection<br>Range<br>Register> | Enables the flash p<br>[Enabled, <b>Disabled</b> ] | orotection range registers (FRPP)<br> | | | | LGMR> | 64 KB memory block for LGMR (LPC Memory Range Decode) [Enabled, Disabled] | | | | | Extended BIOS<br>Range<br>Decode> | Enable: redirects memory cycles falling in a specific area to SPI flash controller. [Enabled, <b>Disabled</b> ] | | | | Sub-Screen | Next level Sub-screens / Description | | | | | IGD | eDP Port Configu | ation | | | | configuration> | eDP Port> | | lp: eDP<br>nabled, Disabled] | | | | Integrated eDP to LVDS<br>Bridge> | | lp: integrated eDP to LVDS bridge<br>sabled, <b>Auto</b> ] | | | | LFP Resolution> | | lects the LFP used by internal graphics device: uto, VGA 640x480 1x18 VGA 800x480 1x18, SVGA 800x600 1x18 IA 1024x768 1x18, XGA 1024x768 1x24 KGA 1280x768 1x24, WXGA 1280x800 1x18 XVGA 1366x768 1x24, WSVGA 1024x600 1x18 | | | Sub-screen | Next Level Sub-screens / Description | | | |-----------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | IGD<br>configuration> | LFP Resolution><br>(continued) | WSVGA 1024x600 1x24,WXGA+ 1440x900 2x18 WXGA+ 1440x900 2x24, SXGA 1280x1024 2x18, SXGA 1280x1024 2x24, WSXGA+ 1680x1050 2x18 WSXGA+ 1680x1050 2x24, UXGA 1600x1200 2x18 UXGA 1600x1200 2x24, WUXGA 1920x1200 2x18 WUXGA 1920x1200 2x24, FHD 1920x1080 2x18 FHD 1920x1080 2x24, Custom PAID] | | | | Panel Channel Mode> | For internal LVDS EDID 1.3 detection, select the panel channel Mode. Auto chooses the setting will be determined during the next start and the switch will be set to 'Single' or 'Dual' [Auto, Single, Dual] | | | | Backlight Control> | Backlight control setting. [None/External, <b>PWM</b> , PWM Inverted, I2C, I2C Inverted] | | | | PWM Frequency> | Set LCD backlight PWM frequency. [200 Hz, 400 Hz, 1 kHz, 2 kHz, 4 kHz, 8 kHz, 20 kHz, 40 kHz] | | | | Backlight Value> | Set LCD Backlight brightness (1-255). [255] | | | | LVDS Clock Center Spreading> | Select the LVDS Clock frequency center spreading depth [No Spreading, 0.5%, 1.0%, 1.5%, 2.0%, 2.5%] | | # 9.7. Security Setup Menu The Security Setup menu provides information about the passwords and functions for specifying the security settings. The passwords are case-sensitive. Figure 19. Security Setup Menu The following table shows the Security sub-screens and describes the function. Default settings are in **bold**. Table 39: Security Setup Menu Sub-screens and Functions | Sub-screen | Next Level Sub-screens / Description | | | |----------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | Setup Administrator<br>Password> | Sets administrator password | | | | User Password> | Sets user password | | | | Secure Boot> | Secure Boot> | ure Boot> Enable to activate. Platform key (PK) is enrolled and the system is in user mode. Mode change requires platform reset. [Enabled, <b>Disabled</b> ] | | | | Secure Boot<br>Mode> | Custom: secure boot policy physically present user with [Standard, <b>Custom</b> ] | variable can be configured by a out full authentication. | | | Restore Factor<br>Keys> | Install factor defaults [Yes, | No] | | | Reset to Set Up M | ode> | | | | Vendor keys | Read only field<br>[valid] | | | | Key<br>Management> | Factory Key Provision> | Restore factory default after platform rest and while system is in setup mode [Enabled, <b>Disabled</b> ] | | Sub-screen | Next Level Sub-so | creens / Description | | | |--------------|--------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Secure Boot> | Key<br>Management> | Restore Factor Keys> | Restore factor defaults [Yes, No] | | | | | Reset to Set Up Mode> | | | | | | Export Secure Boot Variable | 5> | | | | | Enroll Efi Image> | Allows image to run in secure boot mode. Enroll SHA256 Hash certificate of a PE image into authorized signature Database (db). Select a file system from the available options. | | | | | Device Guard Ready | | | | | | Remove UEFI CA from DB> | | | | | | Restore DB Defaults> | Restore DB variable to factor defaults [Yes, No] | | | | | <i>S</i> ecure Boot Variable | / Size / Keys / Key source | | | | | Platform Key> | Enroll factory defaults or load | | | | | Key Exchange Keys> | certificate from a file: 1. Public key certificate: | | | | | Authentication Signature> | a. EFI_Signature_List | | | | | Forbidden Signatures> | b. EFI_cert_X509 (DER) | | | | | Authorize Timestamps> | c. EFI_CERT_RSA2048 (bin) d. EFI_CERT_SHAXXX | | | | | OSRecovery Signatures > | <ul> <li>2. Authenticated UEFI variable</li> <li>3. EFI PE/COFF Image(SHA256)</li> <li>Key Source: Factory, External, Mixed</li> </ul> | | If only the administrator's password is set, then only access to the setup is limited and is requested when entering the setup. If the user's password is set, then the password is a power on password and must be entered to boot or enter setup. In the setup the user has restricted rights. #### 9.7.1. Remember the Password It is highly recommended to keep a record of all passwords in a safe place. Forgotten passwords result in the user being locked out of the system. If the system cannot be booted because the User Password or the Supervisor Password are not known, contact Kontron Support for further assistance. <u>www.kontron.com</u> // 101 # 9.8. Boot Setup Menu The Boot Setup menu lists dynamically generated boot device priority order. Figure 20: Boot Setup Menu The following table shows the Boot Setup sub-screens and describes the function. Default settings are in **bold**. Table 40: Boot Setup Menu Sub-screens and Functions | Sub-screen | Description | |--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Setup Prompt<br>Timeout> | Number of seconds that the firmware waits for setup activation key The value 65535(0xFFFF) means an indefinite wait. [1] | | Bootup NumLock<br>State> | Selects keyboard NumLock state. [ON, OFF] | | Quiet Boot> | [Enabled, Disabled) | | Boot Option Priorities | 5: | | Boot Option #1> | Sets the system boot order [UEFI: Built in EFI Shell, Disabled] | | Fast Boot> | Enables or disables Boot with initialization of a minimal set of devices required to launch active boot option. Has no effect for BBS Boot option. [Enabled, <b>Disabled</b> ] | Only boot from module BIOS or carrier BIOS supported, no other boot options supported: #### 9.9. Save and Exit Setup Menu The Save and Exit Setup menu provides functions for handling changes made to the uEFI BIOS settings and exiting the Setup program. Figure 21: Save and Exit Setup Menu If system cannot boot or work properly due to incorrect setting, activating the Force Recovery jumper will load the default setting of BIOS upon power cycle. Please check with your SMARC Carrier System provider for more information. Once safely booted with default setting, you may deactivate the Force Recovery jumper to save new changes on BIOS setting. The following table shows the Save and Exit sub-screens and describes the function. Table 41: Save and Exit Setup Menu Sub-screens and Functions | Sub-screen | Description | | |----------------------------|------------------------------------------------------------------------|--| | Save Options: | | | | Save Changes and Exit > | Exits system set up after saving changes [Yes, No] | | | Discard Changes and Exit> | Exits system setup without saving changes [Yes, No] | | | Save Changes and Reset> | Resets system after saving changes [Yes, No] | | | Discard Changes and Reset> | Resets system setup without saving changes [Yes, No] | | | Save Changes> | Saves changes made so far for any setup options [Yes, No] | | | Discard Changes> | Discards changes made so far for any setup options [Yes, No] | | | Default Options: | | | | Restore Defaults> | Restores/loads standard default values for all setup options [Yes, No] | | | Sub-screen | Description | | |---------------------------|-------------------------------------------------------|--| | Save as User Defaults> | Saves changes done so far as user defaults [Yes, No] | | | Restore User Defaults> | Restores user defaults to all setup options [Yes, No] | | | Boot Override: | | | | UEFI: Built in EFI Shell> | [Yes, No] | | <u>www.kontron.com</u> // 104 # 10/ Technical Support For technical support contact Kontron's Support department: ► E-mail: support@kontron.com► Phone: +49-821-4086-888 Make sure you have the following information available when you call: - Product ID Number (PN) - Serial Number (SN) - Module's revision - Operating System and Kernel/Build version - Software modifications - Addition connected hardware/full description of hardware set up The serial number can be found on the product's type label. ### 10.1. Returning Defective Merchandise All equipment returned to Kontron must have a Return of Material Authorization (RMA) number assigned exclusively by Kontron. Kontron cannot be held responsible for any loss or damage caused to the equipment received without an RMA number. The buyer accepts responsibility for all freight charges for the return of goods to Kontron's designated facility. Kontron will pay the return freight charges back to the buyer's location in the event that the equipment is repaired or replaced within the stipulated warranty period. Follow these steps before returning any product to Kontron. 1. Visit the RMA Information website: http://www.kontron.com/support-and-services/support/rma-information - 2. Download the RMA Request sheet for Kontron Europe GmbH Deggendorg and fill out the form. Take care to include a short detailed description of the observed problem or failure and to include the product identification Information (Name of product, Product number and Serial number). If a delivery includes more than one product, fill out the above information in the RMA Request form for each product. - 3. Send the completed RMA-Request form to the fax or email address given on the RMA Request sheet and Kontron will provide an RMA-Number. - 4. The goods for repair must be packed properly for shipping, considering shock and ESD protection. Goods returned to Kontron in non-proper packaging will be considered as customer caused faults and cannot be accepted as warranty repairs. 5. Include the RMA-Number with the shipping paperwork and send the product to the delivery address provided in the RMA form or received from Kontron RMA Support. # 11/Warranty Kontron defines product warranty in accordance with regional warranty definitions. Claims are at Kontron's discretion and limited to the defect being of a material nature. To find out more about the warranty conditions and the defined warranty period for your region, following the steps below: - 1. Visit Kontron's Term and Conditions webpage. - http://www.kontron.com/terms-and-conditions - 2. Click on your region's General Terms and Conditions of Sale. ### 11.1. Limitation/Exemption from Warranty Obligation In general, Kontron shall not be required to honor the warranty, even during the warranty period, and shall be exempted from the statutory accident liability obligations in the event of damage caused to the product due to failure to observe the following: - Safety instructions within this user guide - Warning labels on the product and warning symbols within this user guide - Information and hints within this user guide Additionally, alterations or modifications to the product that are not explicitly approved by Kontron, described in this user guide, or received from Kontron Support as a special handling instruction will void your warranty. Within the warranty period, the product should only be opened by Kontron. Removing the protection label and opening the product within the warranty period exempts the product from the statutory warranty obligation. Due to their limited service life, parts that by their nature are subject to a particularly high degree of wear (wearing parts) are excluded from the warranty beyond that provided by law. # List of Acronyms # Table 42: List of Acronyms | ACPI | Advanced Configuration and Power | |--------|----------------------------------------------| | | Interface | | СОМ | Computer-on-Module | | CPLD | Complex Programmable Logic Device | | ECC | Error Checking and Correction | | DDI | Digital Display Interface | | DDR4 | Double Data Rate Gen 4 | | DIMM | Dual In-line Memory Module | | DP | Display Port | | eDP | embedded Display Port | | EDID | Extended Display Identification Data | | GbE | Gigabit Ethernet | | GOIO | General Purpose IO | | GPU | Graphics Processing Unit | | HD/HDD | Hard Disk /Drive | | HDMI | High Definition Multimedia Interface | | HSI0 | High Speed IO | | HWM | Hardware Monitor | | I2C | Inter-Integrated Circuit | | IOL | IPMI-Over-LAN | | IOT | Internet of Things | | IPMI | Intelligent Platform Management<br>Interface | | LPS | Limited Power Source | | LVDS | Low Voltage Differential Signaling | |--------|------------------------------------------------| | | | | MAC | Media Access Control (Ethernet layer) | | МСР | Multi Chip Package | | MEI | Management Engine Interface | | NA | Not Applicable | | PCH | Platform Controller Hub | | PCIe | PCI-Express® | | PECI | Platform Environment Control Interface | | PEG | PCI-Express® Graphics | | PHY | Physical Ethernet Layer | | PICMG® | PCI Industrial Computer Manufacturers<br>Group | | PSE | Programmable Service Engine | | RTC | Real Time Clock | | SATA | Serial Advanced Technology Attachment | | SELV | Safety Extra Low Voltage | | SIO | Super IO | | SMBus | System Management Bus | | SOC | System on Chip | | SOL | Serial Over LAN | | SPI | Serial Peripheral Interface | | TPM | Trusted Platform Module | | UEFI | Unified Extensible Firmware Interface | <u>www.kontron.com</u> // 107 #### **About Kontron** Kontron is a global leader in IoT/Embedded Computing Technology (ECT). Kontron offers individual solutions in the areas of Internet of Things (IoT) and Industry 4.0 through a combined portfolio of hardware, software and services. With its standard and customized products based on highly reliable state-of-the-art technologies, Kontron provides secure and innovative applications for a wide variety of industries. As a result, customers benefit from accelerated time-to-market, lower total cost of ownership, extended product lifecycles and the best fully integrated applications. For more information, please visit: www.kontron.com # Global Headquarters #### Kontron Europe GmbH Gutenbergstr. 2 85737 Ismaning, Germany Tel.: +49 821 4086-0 Fax: +49 821 4086-111 info@kontron.com <u>www.kontron.com</u> // 108